电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT7019L20PF8

产品描述Dual-Port SRAM, 128KX9, 20ns, CMOS, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
产品类别存储   
文件大小140KB,共17页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT7019L20PF8概述

Dual-Port SRAM, 128KX9, 20ns, CMOS, PQFP100, 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100

IDT7019L20PF8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间20 ns
I/O 类型COMMON
JESD-30 代码S-PQFP-G100
JESD-609代码e0
长度14 mm
内存密度1179648 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度9
湿度敏感等级3
功能数量1
端口数量2
端子数量100
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX9
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP100,.63SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.003 A
最小待机电流4.5 V
最大压摆率0.3 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED
128K x 9 DUAL-PORT
STATIC RAM
Features
x
x
x
IDT7019L
x
x
x
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial: 15/20ns (max.)
Low-power operation
– IDT7019L
Active: 1W (typ.)
Standby: 1mW (typ.)
Dual chip enables allow for depth expansion without
external logic
IDT7019 easily expands data bus width to 18 bits or
more using the Master/Slave select when cascading more
than one device
x
x
x
x
x
x
x
M/S = V
IH
for
BUSY
output flag on Master,
M/S = V
IL
for
BUSY
input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
TTL-compatible, single 5V (±10%) power supply
Available in a 100-pin TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Functional Block Diagram
R/W
L
CE
0L
CE
1L
OE
L
R/W
R
CE
0R
CE
1R
OE
R
I/O
0-8L
I/O
Control
I/O
Control
I/O
0-8R
BUSY
L
(1,2)
BUSY
R
128Kx9
MEMORY
ARRAY
7019
17
17
(1,2)
A
16L
A
0L
Address
Decoder
Address
Decoder
A
16R
A
0R
CE
0L
CE
1L
OE
L
R/W
L
SEM
L
(2)
INT
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
0R
CE
1R
OE
R
R/W
R
SEM
R
(2)
INT
R
4840 drw 01
M/S
(1)
NOTES:
1.
BUSY
is an input as a Slave (M/S = V
IL
) and an output when it is a Master (M/S = V
IH
).
2.
BUSY
and
INT
are non-tri-state totem-pole outputs (push-pull).
JANUARY 2001
DSC-4840/2
1
©2000 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2461  1526  1394  648  1694  50  31  29  14  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved