电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9952401QZX

产品描述EE PLD, 20ns, CMOS, CQFP160, CERAMIC, QFP-160
产品类别可编程逻辑    可编程逻辑器件   
文件大小2MB,共64页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

5962-9952401QZX概述

EE PLD, 20ns, CMOS, CQFP160, CERAMIC, QFP-160

5962-9952401QZX规格参数

参数名称属性值
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明QFP,
针数160
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
最大时钟频率50 MHz
JESD-30 代码S-CQFP-G160
长度28 mm
专用输入次数1
I/O 线路数量133
端子数量160
最高工作温度125 °C
最低工作温度-55 °C
组织1 DEDICATED INPUTS, 133 I/O
输出函数MACROCELL
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型EE PLD
传播延迟20 ns
认证状态Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.79 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度28 mm
Base Number Matches1

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
EEWORLD大学堂----直播回放: ADI电机控制解决方案
直播回放: ADI电机控制解决方案:https://training.eeworld.com.cn/course/67839...
hi5 综合技术交流
开关电源变压器的问题
如图所示,是单端反激开关电源部分电路图 其中输入+vin通常在36v,n3n4两路输出中,各自的正端对负端的压降在20v左右,n2输出稳定的12v电压。 问题1:看图中变压器资料可知,n1和n3n4线圈的匝 ......
shaorc 模拟电子
晒货 再来几个
444841 ...
littleshrimp 测评中心专版
学习Hercules TMS570LS步步入门
一、HALCoGen工具 下载地址:http://www.ti.com/tool/halcogen CCS编译环境 下载地址: http://processors.wiki.ti.com/index.php/Download_CCS 二、步步入门资料 TMS570LS M ......
蓝雨夜 微控制器 MCU
Qt学习之路第23篇 自定义事件
尽管 Qt 已经提供了很多事件,但对于更加千变万化的需求来说,有限的事件都是不够的。例如,我要支持一种新的设备,这个设备提供一种崭新的交互方式,那么,这种事件如何处理呢?所以,允许创建 ......
兰博 嵌入式系统
送一个全新的逗趣调味罐组,
这个东西是公司发给我们的,我单身一人用不着,呵呵 估计女同学喜欢这个东西, ...
05210324kw 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1721  2580  2210  2486  925  22  14  46  47  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved