电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3696L15PFG

产品描述Bi-Directional FIFO, 32KX36, 10ns, Synchronous, CMOS, PQFP128, TQFP-128
产品类别存储    存储   
文件大小369KB,共39页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

72V3696L15PFG概述

Bi-Directional FIFO, 32KX36, 10ns, Synchronous, CMOS, PQFP128, TQFP-128

72V3696L15PFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LFQFP, QFP128,.63X.87,20
针数128
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码R-PQFP-G128
JESD-609代码e3
长度20 mm
内存密度1179648 bit
内存集成电路类型BI-DIRECTIONAL FIFO
内存宽度36
湿度敏感等级3
功能数量1
端子数量128
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP128,.63X.87,20
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS TRIPLE BUS SyncFIFO
TM
WITH BUS-MATCHING
16,384 x 36 x 2
32,768 x 36 x 2
65,536 x 36 x 2
IDT72V3686
IDT72V3696
IDT72V36106
FEATURES
Memory storage capacity:
IDT72V3686 – 16,384 x 36 x 2
IDT72V3696 – 32,768 x 36 x 2
IDT72V36106 – 65,536 x 36 x 2
Clock frequencies up to 100 MHz (6.5ns access time)
Two independent FIFOs buffer data between one bidirectional
36-bit port and two unidirectional 18-bit ports (Port C receives
and Port B transmits)
18-bit (word) and 9-bit (byte) bus sizing of 18 bits (word) on
Ports B and C
Select IDT Standard timing (using
EFA
,
EFB
,
FFA
, and
FFC
flag
functions) or First Word Fall Through Timing (using ORA, ORB,
IRA, and IRC flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
five default offsets (8, 16, 64, 256 and 1024)
Serial or parallel programming of partial flags
Big- or Little-Endian format for word and byte bus sizes
Loopback mode on Port A
Retransmit Capability
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA, CLKB and CLKC may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Auto power down minimizes power dissipation
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)
Pin compatible to the lower density parts, IDT72V3626/72V3636/
72V3646/72V3656/72V3666/72V3676
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
MBF1
CLKA
CSA
W/RA
ENA
MBA
LOOP
MRS1
PRS1
Mail 1
Register
Output Bus-
Matching
Input
Register
Output
Register
Port-A
Control
Logic
18
B
0
-B
17
36
RAM ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
36
FIFO1,
Mail1
Reset
Logic
36
Port-B
Control
Logic
Write
Pointer
Read
Pointer
CLKB
RENB
CSB
MBB
SIZEB
FFA/IRA
AFA
FS2
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
FIFO1
Status Flag
Logic
Common
Port
Control
Logic
(B and C)
EFB/ORB
AEB
Programmable Flag
Offset Registers
16
FIFO2
Timing
Mode
BE
Status Flag
Logic
Read
Pointer
Write
Pointer
FIFO2,
Mail2
Reset
Logic
Input Bus-
Matching
Input
Register
18
FWFT
FFC/IRC
AFC
MRS2
PRS2
36
RT1
RTM
RT2
Output
Register
FIFO1 and
FIFO2
Retransmit
Logic
36
RAM ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
Mail 2
Register
36
C
0
-C
17
CLKC
WENC
MBC
SIZEC
4676 drw01
Port-C
Control
Logic
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO™ is a trademark of Integrated Device Technology, nc.
COMMERICAL TEMPERATURE RANGE
FEBRUARY 2009
1
DSC-4676/7
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

72V3696L15PFG相似产品对比

72V3696L15PFG 72V36106L10PFG
描述 Bi-Directional FIFO, 32KX36, 10ns, Synchronous, CMOS, PQFP128, TQFP-128 Bi-Directional FIFO, 64KX36, 6.5ns, Synchronous, CMOS, PQFP128, TQFP-128
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP
包装说明 LFQFP, QFP128,.63X.87,20 TQFP-128
针数 128 128
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
最长访问时间 10 ns 6.5 ns
最大时钟频率 (fCLK) 66.7 MHz 100 MHz
周期时间 15 ns 10 ns
JESD-30 代码 R-PQFP-G128 R-PQFP-G128
JESD-609代码 e3 e3
长度 20 mm 20 mm
内存密度 1179648 bit 2359296 bit
内存集成电路类型 BI-DIRECTIONAL FIFO BI-DIRECTIONAL FIFO
内存宽度 36 36
湿度敏感等级 3 3
功能数量 1 1
端子数量 128 128
字数 32768 words 65536 words
字数代码 32000 64000
工作模式 SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C
组织 32KX36 64KX36
可输出 YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFQFP LFQFP
封装等效代码 QFP128,.63X.87,20 QFP128,.63X.87,20
封装形状 RECTANGULAR RECTANGULAR
封装形式 FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
并行/串行 PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260
电源 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified
座面最大高度 1.6 mm 1.6 mm
最大待机电流 0.005 A 0.005 A
最大供电电压 (Vsup) 3.45 V 3.45 V
最小供电电压 (Vsup) 3.15 V 3.15 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 GULL WING GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 QUAD QUAD
处于峰值回流温度下的最长时间 30 30
宽度 14 mm 14 mm
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 125  2056  305  601  2712  38  25  47  58  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved