电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V25781YS166PF

产品描述Cache SRAM, 256KX18, 3.5ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100
产品类别存储   
文件大小276KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V25781YS166PF概述

Cache SRAM, 256KX18, 3.5ns, CMOS, PQFP100, 14 X 20 MM, PLASTIC, TQFP-100

IDT71V25781YS166PF规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明14 X 20 MM, PLASTIC, TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源2.5,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.32 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
x
x
IDT71V25761S
IDT71V25781S
IDT71V25761SA
IDT71V25781SA
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
Compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V25761/781 are high-speed SRAMs organized as 128K
x 36/256K x 18. The IDT71V25761/781 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V25761/718 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V25761/781 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5297 tbl 01
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V25781.
1
©2000 Integrated Device Technology, Inc.
JUNE 2003
DSC-5297/03
Spartan-6 FPGA 嵌入式套件试用(一)
拿到这板子的时候,迫不及待的拆开看了看,有感于板子功能的强大,不知道该从何入手,对于我这样的xilinx菜鸟来说,实在是太高级了! 我想既然是试用板,总该有些例子入手吧! 我开始找光盘 ......
chenzhufly FPGA/CPLD
谁有基于LSI3DH这块芯片的计步器算法资源?
谁有基于LSI3DH这块芯片的计步器算法资源或者链接等,工作需要正在用ST 的LSI3DH,急需设计一个简单的计步器,但是不知道怎么根据该芯片的三轴数据处理来获得步数,求大神指导,万分感谢! ...
quake702 消费电子
FPGA初学者程序
有抢答器的,表决器的,线性分组编译码器的,数码管的,分频器的程序。哈哈~...
sunnyzhu12 FPGA/CPLD
TOC保存在哪里?
如题.TOC的保存的地点. 看到两种说法: 1,保存在Nandflash的block 1(紧接nboot后)中. 2,就在os Image中,找到"cece",再加一个偏移量. 难道两种说法指的"TOC"不是同一个东西? 另外TOC可以通 ......
shrlyq 嵌入式系统
请问什么是传感器阵列??求其概念及实现思路
推荐书,网站也可。...
cwbdawei 传感器
VS2008如何开发WINDOWS CE .NET 4.2的应用程序
我现在手里有一个MOTOROLA MC1000的设备,装的系统是WINDOWS CE .NET 4.2 在网上看了下 说.NET 可以开发移动设备的程序,所以就下了个试了下 我打开VS2008 - 新建 智能设备项目 - 目标平台我 ......
ghmgs 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 998  2331  336  873  470  6  1  27  25  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved