电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71P71804S250BQ

产品描述DDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储   
文件大小311KB,共24页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71P71804S250BQ概述

DDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

IDT71P71804S250BQ规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明13 X 15 MM, 1 MM PITCH, FBGA-165
针数165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
最大时钟频率 (fCLK)250 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度18874368 bit
内存集成电路类型DDR SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.325 A
最小待机电流1.7 V
最大压摆率0.65 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
18Mb Pipelined
DDR™II SRAM
Burst of 2
Features
x
x
x
x
x
x
x
x
x
Advance
Information
IDT71P71204
IDT71P71104
IDT71P71804
IDT71P71604
Description
The IDT DDRII
TM
Burst of two SRAMs are high-speed synchronous
memories with a double-data-rate (DDR), bidirectional data port. This
scheme allows maximization of the bandwidth on the data bus by pass-
ing two data items per clock cycle. The address bus operates at single
data rate speeds, allowing the user to fan out addresses and ease
system design while maintaining maximum performance on data trans-
fers.
The DDRII has scalable output impedance on its data output bus and
echo clocks, allowing the user to tune the bus for low noise and high
performance.
All interfaces of the DDRII SRAM are HSTL, allowing speeds be-
yond SRAM devices that use any form of TTL interface. The interface
can be scaled to higher voltages (up to 1.9V) to interface with 1.8V
systems if necessary. The device has a V
DDQ
and a separate Vref,
allowing the user to designate the interface operational voltage, indepen-
dent of the device core voltage of 1.8V V
DD.
The output impedance
control allows the user to adjust the drive strength to adapt to a wide
range of loads and transmission lines.
x
x
x
18Mb Density (2Mx8, 2Mx9, 1Mx18, 512kx36)
Common Read and Write Data Port
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
Multiplexed Address Bus
-
One Read or One Write request per clock cycle
DDR (Double Data Rate) Data Bus
- Two word bursts data per clock
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
Clocking
The DDRII SRAM has two sets of input clocks, namely the K,
K
clocks
and the C,
C
clocks. In addition, the DDRII has an output “echo” clock,
CQ,
CQ.
The K and
K
clocks are the primary device input clocks. The K clock
is used to clock in the control signals (LD, R/W and
BWx
or
NWx),
the
address, and the first word of the data burst during a write operation.
Functional Block Diagram
DATA
REG
(Note 1)
WRITE DRIVER
LD
R
/W
BW
x
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note1)
(Note4)
OUTPUT SELECT
SENSE AMPS
OUTPUT REG
SA
SA
0
ADD
REG
(Note2)
WRITE/READ DECODE
(Note2)
(Note1)
DQ
K
K
C
CLK
GEN
SELECT OUTPUT CONTROL
6112 drw 16
CQ
CQ
C
Notes
1) Represents 8 data signal lines for x8, 9 signal lines for x9, 18 signal lines for x18, and 36 signal lines for x36
2) Represents 20 address signal lines for x8 and x9, 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 1 signal line for x9, 2 signal lines for x18, and four signal lines for x36. On x8 parts, the
BW
is a “nibble write” and there are 2
signal lines.
4) Represents 16 data signal lines for x8, 18 signal lines for x9, 36 signal lines for x18, and 72 signal lines for x36.
MAY 2004
1
©2003 Integrated Device Technology, Inc.
“QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc. “
DSC-6112/00
请问磁放大器和环型电感到底有何区别呀,总是搞不懂模模糊糊。百度也没有对比的
请问磁放大器和环型电感到底有何区别呀,总是搞不懂模模糊糊。百度也没有对比的。初学1个多月开关电源。大神莫怪。谢谢 ...
opk110 LED专区
国产品牌PLC的市场占有率低,也没有太多知名品牌,原因在哪里呢?欢迎大家讨论!
国产品牌PLC的市场占有率低,也没有太多知名品牌,原因在哪里呢?欢迎大家讨论! ...
wsxzaq 聊聊、笑笑、闹闹
获得的设备描述符的idVendor, idProduct,bcdDevice的值老是变化的。
每次读到的都不一样。怎么会这样啊。ddk下的。其他地方都没有改,就在FilterDispatchPnp中添加一段代码来获得设备描述符。但是问题如标题。每次运行 DebugPrint出来的idVendor, idProduct,bc ......
hkr10221 嵌入式系统
uc/os的信号量问题,懂UC的请指教
首先是信号量的申明: char *UARTRxBuf = "1234567890123456"; OS_EVENT *UARTRX; OS_EVENT *UARTSend; char *UARTBuf = "1234567890123456"; 信号量的初始化: static void ......
mynamezj 嵌入式系统
对WinCE比较熟的高手们都来谈谈,OS工作原理相关的和BSP相关的
安装PB后在WINCE500文件夹下会有:public , private , platform , pbworkspaces等文件夹, 这些目录都存放什么文件在讲WINCE的书上都很容易找到,千篇一律,不值得讨论, 但这些文件夹中的文 ......
mysky163 嵌入式系统
能不能在驱动层对软件狗进行调用?
就是要在核心态读取软件狗的内容,以前用过的都是以应用程序的方式调用的,不知道在内核层能不能调用?大家有做过的给说说,什么牌子的哪款支持内核二次开发?...
fly117 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 906  143  2111  116  39  38  49  11  24  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved