电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3579S80PFGI8

产品描述TQFP-100, Reel
产品类别存储   
文件大小420KB,共23页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

71V3579S80PFGI8在线购买

供应商 器件名称 价格 最低购买 库存  
71V3579S80PFGI8 - - 点击查看 点击购买

71V3579S80PFGI8概述

TQFP-100, Reel

71V3579S80PFGI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明LQFP, QFP100,.63X.87
针数100
制造商包装代码PKG100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Samacsys DescriptionTQFP 14.0 X 20.0 X 1.4 MM
最长访问时间8 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.035 A
最小待机电流3.14 V
最大压摆率0.21 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency (TQFP package only)
Commercial and Industrial:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
APRIL 2012
1
DSC-6450/1
6450tbl 01
©2012 Integrated Device Technology, Inc.
拆解电信HG260光纤猫量功耗
上午去县城,顺便去电信公司要光纤猫的说明书(安装人员没带,说从总部拿的时候盒子之类的就甩掉了),说就是不给以免用户自己乱操作出问题。最后还是一个工作人员顺手拿了一个放在桌子上的说明 ......
wangfuchong 聊聊、笑笑、闹闹
Using fully differential op amps as attenuators Part 3
本帖最后由 dontium 于 2015-1-23 13:38 编辑 Using fully differential op amps as attenuators Part 3 ...
安_然 模拟与混合信号
程序能帮忙解读下吗
value humi_val,temp_val; #define keyin (P1IN & 0xf0) #define keyout (P1OUT & 0x0f) unsigned temp1,temp2; uchar p1={0+48}; uchar p2={0+48}; uchar p3={0+48}; float P0,H0,T0; ......
xqh123 微控制器 MCU
cubemx设置TF为4bit,可是文件里显示是1bit模式
cube MX 5.30 已经是最新版本了,通过SDIO读写TF卡,设置位4bit模式,可是,生成的c文件里总是1bit模式,奇怪,莫非4bit模式还不能用吗? 还有ufun项目的例程文件都是空的,是我解压工具 ......
kangkls stm32/stm8
移植Android,进行游戏开发
此次申请我将会努力完成,希望得到支持。谢谢。...
shilaike DSP 与 ARM 处理器
根植本土市场,博华机电致力商用车ABS产品研发
西安博华机电股份有限公司推出了电子式制动防抱系统(ABS),已批量生产并与国内大型汽车制造企业100余种车型提供ABS匹配供应。公司目前已开发投产的产品包括:制动防抱死系统(ABS)、气压盘式 ......
frozenviolet 汽车电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 421  2504  1362  2030  1795  44  30  21  54  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved