电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65603100BGGI

产品描述ZBT SRAM, 256KX36, 5ns, CMOS, PBGA119, 14 X 22 MM, ROHS COMPLIANT, PLASTIC, BGA-119
产品类别存储    存储   
文件大小498KB,共26页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V65603100BGGI概述

ZBT SRAM, 256KX36, 5ns, CMOS, PBGA119, 14 X 22 MM, ROHS COMPLIANT, PLASTIC, BGA-119

71V65603100BGGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度2.36 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
ZBT™ Feature
3.3V I/O, Burst Counter
Pipelined Outputs
x
x
x
x
x
x
x
x
x
x
x
x
x
IDT71V65603
IDT71V65803
Features
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 150MHz
(3.8ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array(fBGA).
Description
The IDT71V65603/5803 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read or write.
The IDT71V65603/5803 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65603/5803 to
be suspended as long as necessary. All synchronous inputs are ignored when
(CEN) is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE1, CE2,
CE2)
that allow the user
to deselect the device when desired. If any one of these three are not asserted
when ADV/LD is low, no new memory operation can be initiated. However,
any pending data transfers (reads or writes) will be completed. The data bus
will tri-state two cycles after chip is deselected or a write is initiated.
The IDT71V65603/5803 have an on-chip burst counter. In the burst
mode, the IDT71V65603/5803 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65603/5803 SRAM utilize IDT's latest high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA) and
165 fine pitch ball grid array (fBGA) .
Pin Description Summary
A
0
-A
18
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5304 tbl 01
CE
1
, CE
2
,
CE
2
OE
R/
W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/
LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
SEPTEMBER 2004
MARCH 2009
DSC-5304/06
1
©2004 Integrated Device Technology, Inc.
开关电源兴趣小组 第06次任务
本帖最后由 maychang 于 2020-9-11 11:27 编辑   第05次思考题   1、我们在第04次思考题中已经知道:理想的Boost电路,开关管关断时两端电压等于输出电压。理想的Buck电路,开关管关断 ......
maychang 开关电源学习小组
wince6.0 intel_chips_x86 MsDos loadcepc.exe 硬盘启动为什么黑屏
在内核编译时已经去掉KITL选项了,该选的组件已经选了,内核加载已经完成,为什么还是黑屏呢? 请高人指点!!!...
neil.wang 嵌入式系统
[一问一答]问:我的放大器输出端有大量振铃和过 冲
问:我的放大器输出端有大量振铃和过 冲。我遵循了数据手册中的指南,布局布线井 井有条。可能是哪里有问题呢?围有何优势? ...
雨中 ADI 工业技术
TI 在南京举办研讨会了
新晔电子/TI联合举办工业应用研讨会(8月30日南京) 新晔电子(Serial HK)联合德州仪器(TI)举办工业应用研讨会,诚邀您的参与。我们将与您分享最新技术以及最新产品、应用方案和市场趋势,现 ......
qwqwqw2088 模拟与混合信号
AT32F4xx标准库BSP&Pack应用指南
为了让用户高效快速的使用Artery MCU, 我们提供了一套完整的BSP&Pack用于开发。主要包括:at32f4xx外设驱动库、内核相关文件、完整的应用例程以及能够支持Keil_v5 、Keil_v4 、IAR_v6 和IAR_ ......
火辣西米秀 国产芯片交流
【Altera SoC体验之旅】+ Lark上的Debian桌面操作系统
本帖最后由 zhaoyongke 于 2015-1-15 17:27 编辑 拿到板子后跑了eMMC中自带的操作系统,发现只是字符界面,demo中的图形界面做的很渣。 之前在Zynq上能流畅运行Linaro和Xillinux图形操作系 ......
zhaoyongke FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2860  1046  1769  1981  1392  46  38  51  20  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved