电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0626103QXC

产品描述Standard SRAM, 512KX32, 20ns, CMOS, CQFP68, CERAMIC, QFP-68
产品类别存储   
文件大小242KB,共20页
制造商Defense Logistics Agency
下载文档 详细参数 全文预览

5962R0626103QXC概述

Standard SRAM, 512KX32, 20ns, CMOS, CQFP68, CERAMIC, QFP-68

5962R0626103QXC规格参数

参数名称属性值
厂商名称Defense Logistics Agency
零件包装代码QFP
包装说明QFF,
针数68
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
最长访问时间20 ns
其他特性ALSO REQUIRES 3.3V I/O SUPPLY
JESD-30 代码S-CQFP-F68
JESD-609代码e4
长度24.892 mm
内存密度16777216 bit
内存集成电路类型STANDARD SRAM
内存宽度32
功能数量1
端子数量68
字数524288 words
字数代码512000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织512KX32
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度3.302 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置QUAD
总剂量100k Rad(Si) V
宽度24.892 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT8ER512K32 Monolithic 16M SRAM
Preliminary Data Sheet
September 4, 2008
www.aeroflex.com/memories
FEATURES
20ns Read, 10ns Write maximum access times
Functionally compatible with traditional 512K x 32 SRAM
devices
CMOS compatible input and output levels, three-state
bidirectional data bus
- I/O Voltage 3.3 volt, 1.8 volt core
Operational environment
- Total-dose: 100 krad(Si)
- SEL Immune: 111MeV-cm
2
/mg
- SEU error rate = 6.0x10
-16
errors/bit-day assuming
geosynchronous orbit, Adam’s 90% worst environment,
and 6600ns default Scrub Rate Period (=97% SRAM
availability)
Packaging options:
- 68-lead ceramic quad flatpack (6.898 grams)
Standard Microcircuit Drawing 5962-06261
- QML Q & V pending
INTRODUCTION
The UT8ER512K32 is a high-performance CMOS static RAM
organized as 524,288 words by 32 bits. Easy memory expansion
is provided by active LOW and HIGH chip enables (E1, E2), an
active LOW output enable (G), and three-state drivers. This
device has a power-down feature that reduces power
consumption by more than 90% when deselected.
Writing to the device is accomplished by driving chip enable one
(E1) input LOW, chip enable two (E2) HIGH and write enable
(W) input LOW. Data on the 32 I/O pins (DQ0 through DQ31)
is then written into the location specified on the address pins (A0
through A18). Reading from the device is accomplished by
taking chip enable one (E1) and output enable (G) LOW while
forcing write enable (W) and chip enable two (E2) HIGH. Under
these conditions, the contents of the memory location specified
by the address pins will appear on the I/O pins.
The 32 input/output pins (DQ0 through DQ31) are placed in a
high impedance state when the device is deselected (E1 HIGH
or E2 LOW), the outputs are disabled (G HIGH), or during a
write operation (E1 LOW, E2 HIGH and W LOW).
A0
A1
W
E1
E2
A2
A3
A4
A5
Row Select
A6
A7
A8
A9
A17
G
A18
Column Select
Memory Array
512K x 32
Pre-Charge Circuit
I/O Circuit
DQ(31) to DQ(0)
Read/Write
Circuit
Data Control
A10 A11 A12 A13 A14 A15 A16
EDAC
BUSY, SCRUB
MBE
Figure 1. UT8ER512K32 SRAM Block Diagram
1

推荐资源

热门文章更多

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1629  1526  2168  1789  1854  33  31  44  37  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved