电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74VHC00SJX_NL

产品描述NAND Gate, CMOS, PDSO14,
产品类别逻辑    逻辑   
文件大小287KB,共10页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 选型对比 全文预览

74VHC00SJX_NL概述

NAND Gate, CMOS, PDSO14,

74VHC00SJX_NL规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Fairchild
包装说明SOP, SOP14,.3
Reach Compliance Codecompliant
JESD-30 代码R-PDSO-G14
负载电容(CL)50 pF
逻辑集成电路类型NAND GATE
最大I(ol)0.008 A
端子数量14
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP14,.3
封装形状RECTANGULAR
封装形式SMALL OUTLINE
包装方法TAPE AND REEL
电源2/5.5 V
Prop。Delay @ Nom-Sup8.5 ns
认证状态Not Qualified
施密特触发器NO
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
74VHC00 — Quad 2-Input NAND Gate
February 2008
74VHC00
Quad 2-Input NAND Gate
Features
High Speed: t
PD
=
3.7ns (typ.) at T
A
=
25°C
High noise immunity: V
NIH
=
V
NIL
=
28% V
CC
(min.)
Power down protection is provided on all inputs
Low noise: V
OLP
=
0.8V (max)
Low power dissipation: I
CC
=
2µA (max.) at T
A
=
25°C
Pin and function compatible with 74HC00
General Description
The VHC00 is an advanced high-speed CMOS 2-Input
NAND Gate fabricated with silicon gate CMOS technol-
ogy. It achieves the high-speed operation similar to
equivalent Bipolar Schottky TTL while maintaining the
CMOS low power dissipation. The internal circuit is com-
posed of 3 stages, including buffer output, which provide
high noise immunity and stable output. An input protec-
tion circuit insures that 0V to 7V can be applied to the
input pins without regard to the supply voltage. This
device can be used to interface 5V to 3V systems and
two supply systems such as battery backup. This circuit
prevents device destruction due to mismatched supply
and input voltages.
Ordering Information
Order Number
74VHC00M
74VHC00SJ
74VHC00MTC
74VHC00N
Package
Number
M14A
M14D
MTC14
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150"
Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153,
4.4mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©1992 Fairchild Semiconductor Corporation
74VHC00 Rev. 1.3.0
www.fairchildsemi.com

74VHC00SJX_NL相似产品对比

74VHC00SJX_NL 74VHC00M_Q 74VHC00N_Q 74VHC00SJ_Q
描述 NAND Gate, CMOS, PDSO14, 门(与/非与/或/非或) Qd 2-input nand gate 门(与/非与/或/非或) Qd 2-input nand gate 门(与/非与/或/非或) Qd 2-input nand gate
厂商名称 Fairchild Fairchild Fairchild Fairchild
RoHS -
产品 - NAND NAND NAND
逻辑系列 - 74VHC 74VHC 74VHC
电路数量 - Quad Quad Quad
高电平输出电流 - - 8 mA - 8 mA - 8 mA
低电平输出电流 - 8 mA 8 mA 8 mA
传播延迟时间 - 11.4 ns @ 3.3 V or 7.5 ns @ 5 V 11.4 ns @ 3.3 V or 7.5 ns @ 5 V 11.4 ns @ 3.3 V or 7.5 ns @ 5 V
电源电压(最大值) - 5.5 V 5.5 V 5.5 V
电源电压(最小值) - 2 V 2 V 2 V
最大工作温度 - + 85 C + 85 C + 85 C
安装风格 - SMD/SMT Through Hole SMD/SMT
封装 / 箱体 - SOIC-14 DIP-14 SOP-14
封装 - Tube Tube Tube
最小工作温度 - - 40 C - 40 C - 40 C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 679  1491  305  124  1376  57  13  3  33  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved