电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1480V25-167AXC

产品描述72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
文件大小546KB,共31页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1480V25-167AXC概述

72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM

文档预览

下载PDF文档
CY7C1480V25
CY7C1482V25
CY7C1486V25
72-Mbit (2M x 36/4M x 18/1M x 72)
Pipelined Sync SRAM
Features
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200 and 167 MHz
• Registered inputs and outputs for pipelined operation
• 2.5V core power supply
• 2.5V/1.8V I/O operation
• Fast clock-to-output time
— 3.0 ns (for 250-MHz device)
• Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Single Cycle Chip Deselect
• CY7C1480V25, CY7C1482V25 available in
JEDEC-standard lead-free 100-pin TQFP, lead-free and
non-lead-free 165-ball FBGA package. CY7C1486V25
available in lead-free and non-lead-free 209 ball FBGA
package.
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• “ZZ” Sleep Mode Option
Functional Description
[1]
The CY7C1480V25/CY7C1482V25/CY7C1486V25 SRAM
integrates 2M x 36/4M x 18/1M × 72 SRAM cells with
advanced synchronous peripheral circuitry and a two-bit
counter for internal burst operation. All synchronous inputs are
gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
1
), depth-expansion Chip Enables (CE
2
and CE
3
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
X
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed Write cycle.This part supports Byte Write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to two or four bytes wide as
controlled by the byte write control inputs. GW when active
LOW causes all bytes to be written.
The CY7C1480V25/CY7C1482V25/CY7C1486V25 operates
from a +2.5V core power supply while all outputs may operate
with either a +2.5 or +1.8V supply. All inputs and outputs are
JEDEC-standard JESD8-5-compatible.
Selection Guide
250 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
3.0
450
120
200 MHz
3.0
450
120
167 MHz
3.4
400
120
Unit
ns
mA
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com
Cypress Semiconductor Corporation
Document #: 38-05282 Rev. *G
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 24, 2006
[+] Feedback
利尔达科技讲解物联网实验箱
...
凯哥 无线连接
音频切换器功能 在暴风影音中的妙用
音频切换器功能 在暴风影音中的妙用 由于目前各种视频文件的编码不同,制作水平不一。播放视频文件时常会遇到左右声道不同发音、音画不同步、音量小等问题。而这些问题可以通过调节暴风影音的 ......
wo2000ailuo 测试/测量
用vhdl写个FRAM读写数据程序
当en信号为高电平时候开始写操作,传给scb_wr_fram_data(scb_wr_fram_data是一个计数器的值),然后经过一个状态机把scb_wr_fram_data分成两部分,分别传给write_data,但是从debug中可以看出,写 ......
刘123 FPGA/CPLD
MSP430g2553时钟设置
请教各位大哥,MSP430G2553的内部时钟是怎么回事,内部的DCOCLK,有没有详细点的说明啊。还有这块板子怎样才能把P2.6\P2.7口接的晶振起振。我接的是8M。...
LG676562 微控制器 MCU
等待子进程终止
可以通过信号通知父进程,但是很多父进程想知道关于子进程终止的更多信息-------- 比如子进程的返回值。 如果终止时,子进程完全消失了,父进程就无法获取关于子进程的任何信息。所以, UNIX ......
chenbingjy Linux开发
射频基础之共轭匹配
基本概念 信号传输过程中负载阻抗和信源内阻抗之间的特定配合关系。一件器材的输出阻抗和所连接的负载阻抗之间所应满足的某种关系,以免接上负载后对器材本身的工作状态产生明显的影响。对电子 ......
Jacktang 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2319  661  2576  646  249  47  14  52  6  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved