电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V25761S183BGGI

产品描述Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, BGA-119
产品类别存储   
文件大小618KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V25761S183BGGI概述

Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, BGA-119

IDT71V25761S183BGGI规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间3.3 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度2.36 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
IDT71V25761S
IDT71V25781S
IDT71V25761SA
IDT71V25781SA
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
Compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V25761/781 are high-speed SRAMs organized as 128K
x 36/256K x 18. The IDT71V25761/781 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V25761/718 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V25761/781 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5297 tbl 01
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V25781.
1
©2000 Integrated Device Technology, Inc.
JUNE 2003
DSC-5297/03
论坛管理团队气量狭小!!!
我买的那啥lanuchpad,不满意,发表了说法, 结果。论坛没有给我发触摸板。。。...
mylovepzq 微控制器 MCU
Wince中的文件删除问题
在WINCE中不能用remove()来删除一个文件吗?如果不能应该使用什么函数呢?谢谢!...
yunalps 嵌入式系统
2812 c语言 浮点型 不能循环计算128次?
我用C语言计算如下程序,结果跑飞 #define samples 128 for(i=0;i<samples;i++) { Ua_shunshi=CHA1_Data*8.597; Ia_shunshi=CHA2_Data*0.4299; Ub_shunshi=CHA3_Data*8.597; ......
cattyzeal 微控制器 MCU
TI M4(LM4F232)开发板开发应用教程汇总
LM4F232开发板硬件说明 LM4f232开发板的入门笔记 TI M4 开发板开发应用教程-----第一集:硬件介绍 TI M4 开发板开发应用教程-----第二集:Hanker TM4C123快速入门 TI M4 开发板开发 ......
maylove 微控制器 MCU
并行快速FIR滤波器的FPGA实现.pdf
并行快速FIR滤波器的FPGA实现.pdf ...
zxopenljx FPGA/CPLD
TDA2030功放电路的问题
最近做的一个项目,用到了TDA2030功放芯片,附图是用到的功放电路。现在客户要求频率一定,调节输入端电位器时,喇叭两端的交流电压测量时,始终要保证小于1.6V。请各位大侠帮帮忙??? ...
WKfirst 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 625  2395  519  1098  1509  37  27  6  10  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved