电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V25761S183BGGI8

产品描述Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119
产品类别存储    存储   
文件大小263KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

71V25761S183BGGI8概述

Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119

71V25761S183BGGI8规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
包装说明BGA,
Reach Compliance Codecompliant
最长访问时间3.3 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
座面最大高度2.36 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36
IDT71V25761YS/S
3.3V Synchronous SRAMs
2.5V I/O, Pipelined Outputs,
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configuration
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
Compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V25761 are high-speed SRAMs organized as 128K x 36.
The IDT71V25761 SRAMs contain write, data, address and control
registers. Internal logic allows the SRAM to generate a self-timed write
based upon a decision which can be left until the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V25761 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V25761 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5297 tbl 01
1
©2014 Integrated Device Technology, Inc.
JULY 2014
DSC-5297/06

71V25761S183BGGI8相似产品对比

71V25761S183BGGI8 71V25761YSA166BQGI8 71V25761YSA200BQG8 71V25761S183BGG8 71V25761SA166BGGI8 71V25761SA166BGG8 71V25761SA183BQGI8 71V25761SA183BQG8
描述 Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119 Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA165, 15 X 13 MM, GREEN, FBGA-165 Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, 15 X 13 MM, GREEN, FBGA-165 Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119 Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119 Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, 22 X 14 MM, GREEN, PLASTIC, MS-028AA, BGA-119 Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA165, 15 X 13 MM, GREEN, FBGA-165 Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA165, 15 X 13 MM, GREEN, FBGA-165
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
包装说明 BGA, TBGA, TBGA, BGA, BGA, BGA, TBGA, TBGA,
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant compliant
最长访问时间 3.3 ns 3.5 ns 3.1 ns 3.3 ns 3.5 ns 3.5 ns 3.3 ns 3.3 ns
其他特性 PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE
JESD-30 代码 R-PBGA-B119 R-PBGA-B165 R-PBGA-B165 R-PBGA-B119 R-PBGA-B119 R-PBGA-B119 R-PBGA-B165 R-PBGA-B165
JESD-609代码 e1 e1 e1 e1 e1 e1 e1 e1
长度 22 mm 15 mm 15 mm 22 mm 22 mm 22 mm 15 mm 15 mm
内存密度 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit 4718592 bit
内存集成电路类型 CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM CACHE SRAM
内存宽度 36 36 36 36 36 36 36 36
功能数量 1 1 1 1 1 1 1 1
端子数量 119 165 165 119 119 119 165 165
字数 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words 131072 words
字数代码 128000 128000 128000 128000 128000 128000 128000 128000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C 70 °C 70 °C 85 °C 70 °C 85 °C 70 °C
组织 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36 128KX36
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA TBGA TBGA BGA BGA BGA TBGA TBGA
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
座面最大高度 2.36 mm 1.2 mm 1.2 mm 2.36 mm 2.36 mm 2.36 mm 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL INDUSTRIAL COMMERCIAL
端子面层 TIN SILVER COPPER TIN SILVER COPPER TIN SILVER COPPER TIN SILVER COPPER TIN SILVER COPPER TIN SILVER COPPER TIN SILVER COPPER TIN SILVER COPPER
端子形式 BALL BALL BALL BALL BALL BALL BALL BALL
端子节距 1.27 mm 1 mm 1 mm 1.27 mm 1.27 mm 1.27 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
宽度 14 mm 13 mm 13 mm 14 mm 14 mm 14 mm 13 mm 13 mm
Base Number Matches 1 1 1 1 1 1 1 1
QomoLiao的NUCLEO心得
这是参加https://www.eeworld.com.cn/huodong/201408STM32/这个活动,通过39块钱买到的NUCLEO,还是相当划算的。 从包装左上角可以看到这块板子用的是STM32L053芯片 还有这块芯片的一些参数 ......
qomoliao stm32/stm8
告诉你们一个秘密,为什么我们学的是51单片机
今天告诉你们一个秘密,为什么我们学的是51单片机,为什么在中国无论是工程师还是大学教师还是大学生都喜欢用51单片机,原因有以下几点:1.由于51内核(指具有8051cpu的单片机)具有大量的资料, ......
tiankai001 单片机
请教 在ADS下如何使用malloc??
处理器是pxa270 nor flash 64M sdram 64M 请问在ADS下(完全当单片机使用,不跑操作系统) 如何用malloc申请内存 是否需要我自己实现malloc函数?? 内存管理机制是什么样的呢?? ......
hnzzlyg 嵌入式系统
基于至简设计法的串口通信设计
我们分析一下功能。串口调试助手发数据给FPGA,站在FPGA的角度来看,就是CH340通过控制RX信号,让RX信号根据串口时序变化,从而告知FPGA数据信号。那么FPGA工程必须有一个接口信号,命名为rx_ua ......
goodbey155 FPGA/CPLD
免费引脚电子书(The Pinouts Book)V0.3
每个电子工程师都应该有一本的免费引脚电子书(The Pinouts Book)升级到 0.3 版了。 v0.3 下载 ...
dcexpert DIY/开源硬件专区
正弦波倍频
原信号是20MHZ 的正弦波,现在需要通过倍频获得40MHZ 的正弦波。请问一下 用NE602能不能对20MHZ正弦波进行倍频获得40MHZ,以及相关的电路和参数是多少...
qf飞 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 304  1822  1667  2696  1795  52  45  53  40  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved