电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT5T93GL061

产品描述2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER⑩ II
文件大小148KB,共14页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT5T93GL061概述

2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER⑩ II

文档预览

下载PDF文档
IDT5T93GL061
2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II
INDUSTRIAL TEMPERATURE RANGE
2.5V LVDS 1:6 GLITCHLESS
CLOCK BUFFER
TERABUFFER™ II
FEATURES:
IDT5T93GL061
DESCRIPTION:
Guaranteed Low Skew < 50ps (max)
Very low duty cycle distortion < 100ps (max)
High speed propagation delay < 2.2ns (max)
Up to 450MHz operation
Selectable inputs
Hot insertable and over-voltage tolerant inputs
3.3V / 2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V),
CML, or LVDS input interface
Selectable differential inputs to six LVDS outputs
Power-down mode
2.5V V
DD
Available in TQFP package
APPLICATIONS:
• Clock distribution
The IDT5T93GL061 2.5V differential clock buffer is a user-selectable
differential input to six LVDS outputs . The fanout from a differential input to six
LVDS outputs reduces loading on the preceding driver and provides an efficient
clock distribution network. The IDT5T93GL061 can act as a translator from a
differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS
input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be
used to translate to LVDS outputs. The redundant input capability allows for a
glitchless change-over from a primary clock source to a secondary clock source
up to 450MHz. Selectable inputs are controlled by SEL. During the switchover,
the output will disable low for up to three clock cycles of the previously-selected
input clock. The outputs will remain low for up to three clock cycles of the newly-
selected clock, after which the outputs will start from the newly-selected input.
A FSEL pin has been implemented to control the switchover in cases where a
clock source is absent or is driven to DC levels below the minimum specifications.
The IDT5T93GL061 outputs can be asynchronously enabled/disabled.
When disabled, the outputs will drive to the value selected by the GL pin. Multiple
power and grounds reduce noise.
FUNCTIONAL BLOCK DIAGRAM
GL
G
OUTPUT
CONTROL
Q1
Q1
PD
OUTPUT
CONTROL
Q2
Q2
A1
A1
1
OUTPUT
CONTROL
Q3
Q3
A2
A2
0
OUTPUT
CONTROL
Q4
Q4
SEL
FSEL
OUTPUT
CONTROL
Q5
Q5
OUTPUT
CONTROL
Q6
Q6
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
JANUARY 2007
DSC 6740/7
© 2007 Integrated Device Technology, Inc.

IDT5T93GL061相似产品对比

IDT5T93GL061 IDT5T93GL061PFI IDT5T93GL061PFGI
描述 2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER⑩ II 2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER⑩ II 2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER⑩ II
半导体、IC生产线上的静电危害
  ①静电库仑力的危害:静电库仑力作用下吸附的粉尘、污物,可能带给元器件,从而增大泄露或造成短路,使性能受损,成品率大大下降。如粉尘粒径>100微米,铝线宽度约100微米,薄膜厚度在50 ......
ESD技术咨询 工业自动化与控制
用ATmel Studio6.2编译出错,ATmega16的T/C0例程
我最近在学习AVR单片机,我参考《AVR单片机使用C语言程序设计与典型实例》书上的例程来学习,但是我使用Atmel Studio6.2编译书上的T/C0例程时,出错了,是什么原因呢? #define F_CPU 4000000U ......
moyansen Microchip MCU
我就不说瑞萨单片机有四个PWM。。。。
本帖最后由 paulhyde 于 2014-9-15 03:09 编辑 而且硬件I2C。。。。。而且有俩UART。。。。而且有乘法器。。。运算还可以。。。。 ...
dragonborn 电子竞赛
C2000编译器问题
安装好CCS集成开发环境后,在哪可以查看当前CCS版本所用的C2000编译器?...
ROOF TI技术论坛
求EVC开发周立功ARM10的串口通讯问题
我需要用周立功ARM10开发平台操作伺服电动机,目前采用串口控制电动机方式,现在通过串口发出去的东西,不能控制电动机。程序已经发出去,请高手帮忙,需要微软EVC环境。太感谢了,老总和客户催 ......
lgj99988 ARM技术
X宝遇到无良商家2
前面在X宝买东西被坑的刚刚的。有过发帖。https://bbs.eeworld.com.cn/thread-471376-1-1.html, 到货后果断投诉。之后我见到了更加无良的表现。 http://support.taobao.com/myservice/ru ......
qq1196117065 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1900  2637  2452  2419  1933  1  23  2  59  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved