电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74FCT88915TTCPYG8

产品描述Clock Driver, FCT Series, 7 True Output(s), 1 Inverted Output(s), CMOS, PDSO28, GREEN, SSOP-28
产品类别逻辑   
文件大小109KB,共11页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

74FCT88915TTCPYG8概述

Clock Driver, FCT Series, 7 True Output(s), 1 Inverted Output(s), CMOS, PDSO28, GREEN, SSOP-28

74FCT88915TTCPYG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SSOP
包装说明GREEN, SSOP-28
针数28
Reach Compliance Codecompliant
ECCN代码EAR99
其他特性100 MHZ VERSION
系列FCT
输入调节SCHMITT TRIGGER MUX
JESD-30 代码R-PDSO-G28
JESD-609代码e3
长度10.2 mm
逻辑集成电路类型CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数1
端子数量28
实输出次数7
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)8 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.5 ns
座面最大高度1.99 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74FCT88915TT
LOW SKEW PLL-BASED CMOS CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
LOW SKEW PLL-BASED
CMOS CLOCK DRIVER
IDT74FCT88915TT
55/70/100/133
FEATURES:
• 0.5 MICRON CMOS Technology
• Input frequency range: 10MHz – f2Q Max. spec
(FREQ_SEL = HIGH)
• Max. output frequency: 133MHz
• Pin and function compatible with MC88915
• Five non-inverting outputs, one inverting output, one 2x
output, one ÷2 output; all outputs are TTL-compatible
• Output Skew < 500ps (max.)
• Duty cycle distortion < 500ps (max.)
• Part-to-part skew: 0.55ns (from t
PD
max. spec)
• 64/–15mA drive at TTL output voltage levels
• Available in PLCC and SSOP packages
DESCRIPTION:
The FCT88915TT uses phase-lock loop technology to lock the frequency
and phase of outputs to the input reference clock. It provides low skew clock
distribution for high performance PCs and workstations. One of the outputs is
fed back to the PLL at the FEEDBACK input resulting in essentially zero delay
across the device. The PLL consists of the phase/frequency detector, charge
pump, loop filter and VCO. The VCO is designed to run optimally between
20MHz and f2Q Max.
The FCT88915TT provides eight outputs with 500ps skew. The
Q5
output is
inverted from the Q outputs. The 2Q runs at twice the Q frequency and Q/2 runs
at half the Q frequency.
The FREQ_SEL control provides an additional ÷ 2 option in the output path.
PLL _EN allows bypassing of the PLL, which is useful in static test modes. When
PLL_EN is low, SYNC input may be used as a test clock. In this test mode, the
input frequency is not limited to the specified range and the polarity of outputs
is complementary to that in normal operation (PLL_EN = 1). The LOCK output
attains logic high when the PLL is in steady-state phase and frequency lock.
The FCT88915TT requires external loop filter components as recom-
mended in Figure 2.
FUNCTIONAL BLOCK DIAGRAM
FEEDBAC K
Voltage
Controlled
Oscilator
LF
REF_SEL
PLL_EN
0
1
Mux
(
÷
1)
Divide
-By-2
FREQ_SEL
RST
(
÷
2)
1M
u
0x
D
CP
D
CP
R
D
CP
R
D
CP
D
CP
D
CP
D
CP
R
R
R
R
R
LOCK
SYNC (0)
SYNC (1)
0M
u
1x
Phase/Freq.
Detector
C harge Pump
2Q
Q
Q
Q
Q0
Q1
Q
Q2
Q
Q3
Q
Q4
Q
Q5
Q
Q/2
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
© 2001 Integrated Device Technology, Inc.
MARCH 2001
DSC-4245/4

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1680  1502  1300  2665  532  35  3  12  44  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved