电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65602S100BQGI

产品描述ZBT SRAM, 256KX36, 5ns, CMOS, PBGA165, 13 X 15 MM, FPBGA-165
产品类别存储   
文件大小970KB,共26页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

71V65602S100BQGI概述

ZBT SRAM, 256KX36, 5ns, CMOS, PBGA165, 13 X 15 MM, FPBGA-165

71V65602S100BQGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明13 X 15 MM, FPBGA-165
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
x
x
x
x
x
x
x
x
x
x
x
x
x
IDT71V65602
IDT71V65802
Features
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 150MHz
(3.8ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%)
2.5V I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad and
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V65602/5802 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs. They are designed to eliminate dead
bus cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or Zero
Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read or write.
The IDT71V65602/5802 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used to
disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65602/5802
to be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed. The
data bus will tri-state two cycles after chip is deselected or a write is initiated.
The IDT71V65602/5802 have an on-chip burst counter. In the burst
mode, the IDT71V65602/5802 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is defined
by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address (ADV/
LD
= LOW) or increment the internal burst counter (ADV/LD = HIGH).
The IDT71V65602/5802 SRAM utilize IDT's latest high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA)
and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5303 tbl 01
CE
1
, CE
2
,
CE
2
OE
R/
W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/
LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
OCTOBER 2004
DSC-5303/05
1
©2004 Integrated Device Technology, Inc.
【KW41Z】MCUXpresso 导入SDK后debug出问题
接上一篇帖子 【KW41Z】MCUXpresso安装中报错了 - 【NXP Kinetis MCU】 - 电子工程世界-论坛 https://bbs.eeworld.com.cn/thread-543305-1-1.html 连接开发板,选择SDK其中一个例程,项目构 ......
suoma NXP MCU
聊聊可穿戴设备
本帖最后由 jameswangsynnex 于 2015-3-3 20:01 编辑 最近《失控》作者、《连线》杂志创始主编凯文·凯利在搜狗举办的一场《虚拟世界与现实的建立与反噬》对话中表示 可穿戴行业大有可为。 ......
楞伽山人 消费电子
2007-9-20已初有眉目.....[STR750的USB问题]
STR750USB传输问题我设定一个端点为批量端点,每次接收64BYTE。主机不断地向STR750发送数据,数据为64的整数倍,或者干脆就发64字节。现在的问题是,STR750有时接收的数据不是64个字节,而 ......
nibuhao123 stm32/stm8
变压器的材料决定变压器的工作频率吗
工频50HZ的变压器在高频时效率很低,这不知道是什么原因有说是因为材料涡流损耗造成的,但是开关电源的设计书中通常讲到变压器设计时就是给出一大推的经验公式,这一点让人很迷惑!我就非常的头 ......
bigbat 电源技术
CV2880简易规格书datasheet
CV2880是一颗支持全数字输入,全模拟+全数字输出的Scale芯片。 支持帧率转换,分辨率转换,最高支持到1080P60帧。 例如可以将BT1120转成CVBS,也可以将BT1120转为BT656等标准或者非标的数字信 ......
qq6777347 工业自动化与控制
相位连续可调毫米波MEMS移相器的研制
摘要:MEMS毫米波相移器是MEMS毫米波相控阵天线的关键部件之一,它的性能直接决定了毫米波相控阵天线的性能。该文介绍毫米波MEMS相移器的设计,研究低损耗衬底,Au,Alx Si,_,可动膜对下拉电压和 ......
JasonYoo 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1419  933  1739  549  1407  41  8  50  19  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved