电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V25761YSA200BQG

产品描述Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, FBGA-165
产品类别存储   
文件大小614KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDT71V25761YSA200BQG概述

Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, FBGA-165

IDT71V25761YSA200BQG规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
IDT71V25761YS
3.3V Synchronous SRAMs
IDT71V25781YS
2.5V I/O, Pipelined Outputs,
IDT71V25761YSA
Burst Counter, Single Cycle Deselect
IDT71V25781YSA
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
2.5V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
Compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V25761/781 are high-speed SRAMs organized as 128K
x 36/256K x 18. The IDT71V25761/781 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V25761/718 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V25761/781 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
6444 tbl 01
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V25781.
1
©2004 Integrated Device Technology, Inc.
MAY 2004
DSC-6444/01

IDT71V25761YSA200BQG相似产品对比

IDT71V25761YSA200BQG 71V25761YSA183BG8 71V25761YSA200BG8 DBP-M954LF-00-8870-D 71V25761YSA166BGI8 71V25761YSA166BG8 IDT71V25761YS183BGG
描述 Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA165, FBGA-165 Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, BGA-119 Cache SRAM, 128KX36, 3.1ns, CMOS, PBGA119, BGA-119 Array/Network Resistor, Bussed, Tantalum Nitride/nickel Chrome, 0.1W, 887ohm, 100V, 0.5% +/-Tol, -300,300ppm/Cel, 4726, Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, BGA-119 Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, BGA-119 Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA165, FBGA-165
Reach Compliance Code unknown not_compliant not_compliant compliant not_compliant not_compliant unknown
ECCN代码 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A EAR99 3A991.B.2.A 3A991.B.2.A 3A991.B.2.A
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) - - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 BGA BGA BGA - BGA BGA BGA
包装说明 TBGA, BGA-119 BGA-119 - BGA-119 BGA-119 TBGA,
针数 165 119 119 - 119 119 165
Base Number Matches 1 1 1 - 1 - -
是否Rohs认证 - 不符合 不符合 符合 不符合 不符合 -
最长访问时间 - 3.3 ns 3.1 ns - 3.5 ns 3.5 ns 3.3 ns
其他特性 - PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE - PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE
最大时钟频率 (fCLK) - 183 MHz 200 MHz - 166 MHz 166 MHz -
I/O 类型 - COMMON COMMON - COMMON COMMON -
JESD-30 代码 - R-PBGA-B119 R-PBGA-B119 - R-PBGA-B119 R-PBGA-B119 R-PBGA-B165
JESD-609代码 - e0 e0 e3 e0 e0 e0
长度 - 22 mm 22 mm - 22 mm 22 mm 15 mm
内存密度 - 4718592 bit 4718592 bit - 4718592 bit 4718592 bit 4718592 bit
内存集成电路类型 - CACHE SRAM CACHE SRAM - CACHE SRAM CACHE SRAM CACHE SRAM
内存宽度 - 36 36 - 36 36 36
湿度敏感等级 - 3 3 - 3 3 -
功能数量 - 1 1 - 1 1 1
端子数量 - 119 119 8 119 119 165
字数 - 131072 words 131072 words - 131072 words 131072 words 131072 words
字数代码 - 128000 128000 - 128000 128000 128000
工作模式 - SYNCHRONOUS SYNCHRONOUS - SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 - 70 °C 70 °C 150 °C 85 °C 70 °C 70 °C
组织 - 128KX36 128KX36 - 128KX36 128KX36 128KX36
输出特性 - 3-STATE 3-STATE - 3-STATE 3-STATE -
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - BGA BGA - BGA BGA TBGA
封装等效代码 - BGA119,7X17,50 BGA119,7X17,50 - BGA119,7X17,50 BGA119,7X17,50 -
封装形状 - RECTANGULAR RECTANGULAR RECTANGULAR PACKAGE RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 - GRID ARRAY GRID ARRAY DIP GRID ARRAY GRID ARRAY GRID ARRAY, THIN PROFILE
并行/串行 - PARALLEL PARALLEL - PARALLEL PARALLEL PARALLEL
电源 - 2.5,3.3 V 2.5,3.3 V - 2.5,3.3 V 2.5,3.3 V -
认证状态 - Not Qualified Not Qualified - Not Qualified Not Qualified Not Qualified
座面最大高度 - 2.36 mm 2.36 mm - 2.36 mm 2.36 mm 1.2 mm
最大待机电流 - 0.03 A 0.03 A - 0.035 A 0.03 A -
最小待机电流 - 3.14 V 3.14 V - 3.14 V 3.14 V -
最大压摆率 - 0.34 mA 0.36 mA - 0.33 mA 0.32 mA -
最大供电电压 (Vsup) - 3.465 V 3.465 V - 3.465 V 3.465 V 3.465 V
最小供电电压 (Vsup) - 3.135 V 3.135 V - 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) - 3.3 V 3.3 V - 3.3 V 3.3 V 3.3 V
表面贴装 - YES YES - YES YES YES
技术 - CMOS CMOS TANTALUM NITRIDE/NICKEL CHROME CMOS CMOS CMOS
温度等级 - COMMERCIAL COMMERCIAL - INDUSTRIAL COMMERCIAL COMMERCIAL
端子面层 - Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Matte Tin (Sn) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) TIN LEAD
端子形式 - BALL BALL - BALL BALL BALL
端子节距 - 1.27 mm 1.27 mm - 1.27 mm 1.27 mm 1 mm
端子位置 - BOTTOM BOTTOM - BOTTOM BOTTOM BOTTOM
宽度 - 14 mm 14 mm - 14 mm 14 mm 13 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1147  2497  2718  1736  2723  28  30  48  37  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved