电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3557SA80BQG8

产品描述SRAM
产品类别存储   
文件大小524KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3557SA80BQG8概述

SRAM

71V3557SA80BQG8规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter,
Flow-Through Outputs
x
x
IDT71V3557S
IDT71V3559S
IDT71V3557SA
IDT71V3559SA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates
the need to control
OE
Single R/W (READ/WRITE) control pin
W
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V (±5%) I/O Supply (V
DDQ
)
Optional Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array (fBGA)
x
x
x
x
x
x
x
x
x
Description
The IDT71V3557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36/256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V3557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not asserted
when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will
be completed. The data bus will tri-state one cycle after chip is de-
selected or a write is initiated.
The IDT71V3557/59 have an on-chip burst counter. In the burst
mode, the IDT71V3557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V3557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5282 tbl 01
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
CE
1
, CE
2
,
CE
2
OE
R/
W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/
LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
FEBRUARY 2009
1
©2004 Integrated Device Technology, Inc.
DECEMBER 2005
DSC-5282/08
请教:超声波升压用变压器如何选型
本帖最后由 chenzhouyu 于 2016-9-30 17:25 编辑 大家好: 我粗略的画了一个超声波升压电路,输入控制信号为方波,相位差180°,输出信号为正弦波,频率200KHZ,如下图所示。 初级上 ......
chenzhouyu 模拟电子
新人报道,求围观!
:shy:很高兴加入到eeworld,希望在这里能同大家一起学习、一起进步,共同维护论坛良好气氛。 114460...
eric_wang 为我们提建议&公告
modbus协议地址问题
PC对PLC通过MODBUS协议通讯时 给出的映射表是这样的 H0000 P区域 H1000 M区域 H2000 L区域 H3000 K区域 现在我要对一个M1900(已经是16进制了)进行读写就遇到了 ......
conniezhou 嵌入式系统
老板红了眼,再没结果我就要牺牲了!PDA上UDP通信问题,请各路高手帮忙看,小弟感激涕零
目前的模块,PDA跟单片机的通信。 1,在EVC4下编的代码,通过PC2003模拟通信没有问题,收发数正常 但是release到PDA上,只能广播或者针对某几个IP能发数,也就是用抓包工具能查到数据 但 ......
tongwxy 嵌入式系统
关键时刻,怎能没电!世界首款无电池手机诞生!
326506 现代生活中,手机逐渐成为人们生活不可或缺的一个东西,然而,这个东西他随时都可能有没电危机!!关键时刻怎能没电!现在最新消息,据外媒报道,美国华盛顿大学的研究人员最近发明了一 ......
木犯001号 电源技术
TVS管的钳位电压应该如何选择?
板子供电电压是钮扣电池供电,为3V。TVS用来防静电击穿,选用的是在1A测试的条件下,钳位电压为7V,有人建议用个钳位电压为3.6V或3.9V的TVS,什么原因?为什么?怎样应该去选择TVS的钳位电压, ......
jiaodudu 分立器件

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1095  2129  2098  1501  2163  54  38  53  2  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved