电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71016S12PHI

产品描述64K X 16 STANDARD SRAM, 12 ns, PDSO44
产品类别存储   
文件大小93KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT71016S12PHI概述

64K X 16 STANDARD SRAM, 12 ns, PDSO44

IDT71016S12PHI规格参数

参数名称属性值
功能数量1
端子数量44
最小工作温度0.0 Cel
最大工作温度70 Cel
额定供电电压5 V
最小供电/工作电压4.5 V
最大供电/工作电压5.5 V
加工封装描述0.400 INCH, ROHS COMPLIANT, TSOP2-44
each_compliYes
欧盟RoHS规范Yes
状态Active
sub_categorySRAMs
ccess_time_max12 ns
i_o_typeCOMMON
jesd_30_codeR-PDSO-G44
jesd_609_codee3
存储密度1.05E6 bi
内存IC类型STANDARD SRAM
内存宽度16
moisture_sensitivity_level3
端口数1
位数65536 words
位数64K
操作模式ASYNCHRONOUS
组织64KX16
输出特性3-STATE
输出使能YES
包装材料PLASTIC/EPOXY
ckage_codeTSOP2
ckage_equivalence_codeTSOP44,.46,32
包装形状RECTANGULAR
包装尺寸SMALL OUTLINE, THIN PROFILE
串行并行PARALLEL
eak_reflow_temperature__cel_260
wer_supplies__v_5
qualification_statusCOMMERCIAL
seated_height_max1.2 mm
standby_current_max0.0100 Am
standby_voltage_mi4.5 V
最大供电电压0.2100 Am
表面贴装YES
工艺CMOS
温度等级COMMERCIAL
端子涂层MATTE TIN
端子形式GULL WING
端子间距0.8000 mm
端子位置DUAL
ime_peak_reflow_temperature_max__s_30
length18.41 mm
width10.16 mm

文档预览

下载PDF文档
CMOS Static RAM
1 Meg (64K x 16-Bit)
Features
64K x 16 advanced high-speed CMOS Static RAM
Equal access and cycle times
– Commercial and Industrial: 12/15/20ns
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly TTL-
compatible
Low power consumption via chip deselect
Upper and Lower Byte Enable Pins
Commercial and industrial product available in 44-pin
Plastic SOJ package and 44-pin TSOP package
IDT71016
x
x
Description
The IDT71016 is a 1,048,576-bit high-speed Static RAM organized
as 64K x 16. It is fabricated using IDT’s high-perfomance, high-reliability
CMOS technology. This state-of-the-art technology, combined with
innovative circuit design techniques, provides a cost-effective solution for
high-speed memory needs.
The IDT71016 has an output enable pin which operates as fast as 7ns,
with address access times as fast as 12ns. All bidirectional inputs and
outputs of the IDT71016 are TTL-compatible and operation is from a single
5V supply. Fully static asynchronous circuitry is used, requiring no clocks
or refresh for operation.
The IDT71016 is packaged in a JEDEC standard 44-pin Plastic SOJ
and 44-pin TSOP Type II.
x
x
x
x
x
Functional Block Diagram
OE
Output
Enable
Buffer
A0 - A15
Address
Buffers
Row / Column
Decoders
I/O 15
Chip
Enable
Buffer
8
High
Byte
I/O
Buffer
8
,
CS
I/O 8
WE
Write
Enable
Buffer
64K x 16
Memory
Array
16
Sense
Amps
and
Write
Drivers
8
Low
Byte
I/O
Buffer
8
I/O 7
I/O 0
BHE
Byte
Enable
Buffers
BLE
3210 drw 01
FEBRUARY 2001
1
©2000 Integrated Device Technology, Inc.
DSC-3210/7

推荐资源

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 700  166  218  2688  1470  15  4  5  55  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved