电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74CBTLV1G125GV

产品描述Bus Driver, CBTLV/3B Series, 1-Func, 1-Bit, True Output, CMOS, PDSO5
产品类别逻辑   
文件大小262KB,共21页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 全文预览

74CBTLV1G125GV概述

Bus Driver, CBTLV/3B Series, 1-Func, 1-Bit, True Output, CMOS, PDSO5

74CBTLV1G125GV规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Nexperia
包装说明TSSOP,
Reach Compliance Codecompliant
系列CBTLV/3B
JESD-30 代码R-PDSO-G5
JESD-609代码e3
长度2.9 mm
逻辑集成电路类型BUS DRIVER
湿度敏感等级1
位数1
功能数量1
端口数量2
端子数量5
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)0.39 ns
认证状态Not Qualified
座面最大高度1.1 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Tin (Sn)
端子形式GULL WING
端子节距0.95 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度1.5 mm
Base Number Matches1

文档预览

下载PDF文档
74CBTLV1G125
Single bus switch
Rev. 4 — 5 September 2012
Product data sheet
1. General description
The 74CBTLV1G125 provides a single high-speed line switch. The switch is disabled
when the output enable (OE) input is high.
To ensure the high-impedance OFF-state during power-up or power-down, tie OE to the
V
CC
through a pull-up resistor. The current-sinking capability of the driver determines the
minimum value of the resistor.
Schmitt trigger action at control input makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 2.3 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
2. Features and benefits
Supply voltage range from 2.3 V to 3.6 V
High noise immunity
Complies with JEDEC standard:
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
5
switch connection between two ports
Rail to rail switching on data I/O ports
CMOS low power consumption
Latch-up performance meets requirements of JESD78 Class I
I
OFF
circuitry provides partial power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2032  1089  1839  1624  512  35  38  26  17  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved