电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71P71604S200BQG

产品描述DDR SRAM, 512KX36, 0.45ns, PBGA165, 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165
产品类别存储   
文件大小311KB,共24页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT71P71604S200BQG概述

DDR SRAM, 512KX36, 0.45ns, PBGA165, 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165

IDT71P71604S200BQG规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度18874368 bit
内存集成电路类型DDR SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
18Mb Pipelined
DDR™II SRAM
Burst of 2
Features
x
x
x
x
x
x
x
x
x
Advance
Information
IDT71P71204
IDT71P71104
IDT71P71804
IDT71P71604
Description
The IDT DDRII
TM
Burst of two SRAMs are high-speed synchronous
memories with a double-data-rate (DDR), bidirectional data port. This
scheme allows maximization of the bandwidth on the data bus by pass-
ing two data items per clock cycle. The address bus operates at single
data rate speeds, allowing the user to fan out addresses and ease
system design while maintaining maximum performance on data trans-
fers.
The DDRII has scalable output impedance on its data output bus and
echo clocks, allowing the user to tune the bus for low noise and high
performance.
All interfaces of the DDRII SRAM are HSTL, allowing speeds be-
yond SRAM devices that use any form of TTL interface. The interface
can be scaled to higher voltages (up to 1.9V) to interface with 1.8V
systems if necessary. The device has a V
DDQ
and a separate Vref,
allowing the user to designate the interface operational voltage, indepen-
dent of the device core voltage of 1.8V V
DD.
The output impedance
control allows the user to adjust the drive strength to adapt to a wide
range of loads and transmission lines.
x
x
x
18Mb Density (2Mx8, 2Mx9, 1Mx18, 512kx36)
Common Read and Write Data Port
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
Multiplexed Address Bus
-
One Read or One Write request per clock cycle
DDR (Double Data Rate) Data Bus
- Two word bursts data per clock
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
Clocking
The DDRII SRAM has two sets of input clocks, namely the K,
K
clocks
and the C,
C
clocks. In addition, the DDRII has an output “echo” clock,
CQ,
CQ.
The K and
K
clocks are the primary device input clocks. The K clock
is used to clock in the control signals (LD, R/W and
BWx
or
NWx),
the
address, and the first word of the data burst during a write operation.
Functional Block Diagram
DATA
REG
(Note 1)
WRITE DRIVER
LD
R
/W
BW
x
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note1)
(Note4)
OUTPUT SELECT
SENSE AMPS
OUTPUT REG
SA
SA
0
ADD
REG
(Note2)
WRITE/READ DECODE
(Note2)
(Note1)
DQ
K
K
C
CLK
GEN
SELECT OUTPUT CONTROL
6112 drw 16
CQ
CQ
C
Notes
1) Represents 8 data signal lines for x8, 9 signal lines for x9, 18 signal lines for x18, and 36 signal lines for x36
2) Represents 20 address signal lines for x8 and x9, 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 1 signal line for x9, 2 signal lines for x18, and four signal lines for x36. On x8 parts, the
BW
is a “nibble write” and there are 2
signal lines.
4) Represents 16 data signal lines for x8, 18 signal lines for x9, 36 signal lines for x18, and 72 signal lines for x36.
MAY 2004
1
©2003 Integrated Device Technology, Inc.
“QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc. “
DSC-6112/00
谁能给一份最新的stellarisware驱动库
在TI官网上下载,不知道什么原因,就是弄不到,各位大侠,谁那有资料的话,能给传一份吗,在此感谢您的慷慨,毕业设计等着用 ...
shenglvesw 微控制器 MCU
电子专业的同学,你学单片机了吗
本人是一毕业就去了深圳创业,算算时间也有差不多5年了吧,期间一直在做单片机方面的项目开发工作,现在在做嵌入式ARM的相关开发,这个行业我个人感觉还是很有前景的。希望在校的大学生们好 ......
norwegianwood 嵌入式系统
实在不懂
这是一个关于ADC0809采样控制程序,由于才学vhdl所以看了半天没懂。特别是com:process(current_state,eoc) 此进程后面的语句。为什么要定义六个状态。哪位高手能帮帮我,谢谢。最好能详细讲解一 ......
阿飞 FPGA/CPLD
uclinux入门基础知识有哪些
我是新手,想在ARM上移植系统,想在uclinux和ucosII选择一种来学习,我个人比较想研究uclinux,但是我是学硬件的,ARM体系结构有所了解,基础模块功能都弄过。软件功底也就C和汇编(PC用过LIN ......
CENTURYYUAN Linux开发
【Nucleo+BLUENRG心得】+BLUENRG 控制小轮正反转
本帖最后由 蓝雨夜 于 2014-12-9 23:22 编辑 【Nucleo+BLUENRG心得】+BLUENRG 控制小轮正反转 硬件介绍 用l053的PB10,PA2,PB11,PA3 控制A3906驱动直流电机 这里要注意把扳子后面的 ......
蓝雨夜 stm32/stm8
史上最强:用12114国家号码进行诈骗
短信寻址领域缺少统一管理,导致行业内恶性竞争的事情,国家政府相关部门即将出台行业标准、同时推出12114统一服务号码和统一数据库,这将有效终止当前短信寻址行业混乱的局面.这是件利国利民的 ......
迷失的阳光 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1620  2525  1354  1520  2440  38  16  35  3  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved