电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530NA834M000DGR

产品描述LVDS Output Clock Oscillator, 834MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530NA834M000DGR概述

LVDS Output Clock Oscillator, 834MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530NA834M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率834 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
请拿到的板子不是友晶那块的参赛者都进来看看!
如果大家的体验思路和设计计划用到OPEN CL,请改变一下思路,尽量绕开OPEN CL,因为据参加此次活动的某位网友的试用经历,除友晶那块外,其余三块似乎目前并不支持OPEN CL环境,当然,也不排除一 ......
EEWORLD社区 FPGA/CPLD
EEWORLD大学堂----MIPS相关视频
MIPS相关视频:https://training.eeworld.com.cn/course/2207...
chenyy 单片机
【Altera SoC体验之旅】+ 摄像头的部分驱动
module control(iclk,rst_n,OV9655_VS,OV9655_HS,X_Cont,Y_Cont,OV9655_DATA,DATA_OUT,en_out,V_out,H_out); input iclk; //时钟输入 input rst_n; //复位信号 ......
908508455a FPGA/CPLD
【EVK-NINA-B400 评估套件】+新建工程
新建工程,照例从点灯开始吧 一、准备阶段: 先看下硬件: 评估板出厂电源配置如下,跳线是用此电源配置安装的。所有主板外围设备都通电,NINA模块由主板直接供电,所有设备都在3. ......
landeng1986 无线连接
3.2TFT LCD
兩個月前在淘宝買了一片3.2TFT LCD含電阻觸控模塊,花了70大元(不含運費),收到後就一直被放在角落,因常看到別人用MCU+TFT LCD ,於是我也拿出來試試看MCU 先用8X51(1T)3.3V只是測試 貪圖方便 用洞 ......
naga568 51单片机
51常用的子程序
78556...
谢谢分享 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2860  984  512  1741  2893  51  11  16  38  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved