电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SN74F161AN3

产品描述Binary Counter, F/FAST Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, TTL, PDIP16, PLASTIC, DIP-16
产品类别逻辑    逻辑   
文件大小916KB,共17页
制造商Rochester Electronics
官网地址https://www.rocelec.com/
下载文档 详细参数 选型对比 全文预览

SN74F161AN3概述

Binary Counter, F/FAST Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, TTL, PDIP16, PLASTIC, DIP-16

SN74F161AN3规格参数

参数名称属性值
厂商名称Rochester Electronics
包装说明DIP,
Reach Compliance Codeunknown
其他特性TCO OUTPUT
计数方向UP
系列F/FAST
JESD-30 代码R-PDIP-T16
长度19.305 mm
负载/预设输入YES
逻辑集成电路类型BINARY COUNTER
工作模式SYNCHRONOUS
位数4
功能数量1
端子数量16
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
传播延迟(tpd)11 ns
座面最大高度5.08 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术TTL
温度等级COMMERCIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
触发器类型POSITIVE EDGE
宽度7.62 mm
最小 fmax90 MHz
Base Number Matches1

文档预览

下载PDF文档
SN74F161A
SYNCHRONOUS 4-BIT BINARY COUNTER
SDFS056B – MARCH 1987 – REVISED AUGUST 2001
D
D
D
Internal Look-Ahead Circuitry for Fast
Counting
Carry Output for N-Bit Cascading
Fully Synchronous Operation for Counting
D, DB, OR N PACKAGE
(TOP VIEW)
description
5
12
This synchronous, presettable, 4-bit binary
6
11
counter has internal carry look-ahead circuitry
7
10
for use in high-speed counting designs.
8
9
Synchronous operation is provided by having all
flip-flops clocked simultaneously so that the
outputs change coincident with each other when
so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the
output counting spikes that are normally associated with asynchronous (ripple-clock) counters. However,
counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four
flip-flops on the rising (positive-going) edge of CLK.
CLR
CLK
A
B
C
D
ENP
GND
1
2
3
4
16
15
14
13
V
CC
RCO
Q
A
Q
B
Q
C
Q
D
ENT
LOAD
This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because
presetting is synchronous, a low logic level at the load (LOAD) input disables the counter and causes the outputs
to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.
The clear function is asynchronous, and a low logic level at the clear (CLR) input sets all four of the flip-flop
outputs to low, regardless of the levels of CLK, LOAD, ENP, and ENT.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without
additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and
ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a
high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used
to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
The SN74F161A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD that modify the
operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter
(whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold
times.
ORDERING INFORMATION
TA
PDIP – N
0°C to 70°C
SOIC – D
SSOP – DB
PACKAGE†
Tube
Tube
Tape and reel
Tape and reel
ORDERABLE
PART NUMBER
SN74F161AN
SN74F161AD
SN74F161ADR
SN74F161ADBR
TOP-SIDE
MARKING
SN74F161AN
F161A
F161A
† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines
are available at www.ti.com/sc/package.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright
2001, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
1

SN74F161AN3相似产品对比

SN74F161AN3
描述 Binary Counter, F/FAST Series, Synchronous, Positive Edge Triggered, 4-Bit, Up Direction, TTL, PDIP16, PLASTIC, DIP-16
厂商名称 Rochester Electronics
包装说明 DIP,
Reach Compliance Code unknown
其他特性 TCO OUTPUT
计数方向 UP
系列 F/FAST
JESD-30 代码 R-PDIP-T16
长度 19.305 mm
负载/预设输入 YES
逻辑集成电路类型 BINARY COUNTER
工作模式 SYNCHRONOUS
位数 4
功能数量 1
端子数量 16
最高工作温度 70 °C
封装主体材料 PLASTIC/EPOXY
封装代码 DIP
封装形状 RECTANGULAR
封装形式 IN-LINE
传播延迟(tpd) 11 ns
座面最大高度 5.08 mm
最大供电电压 (Vsup) 5.5 V
最小供电电压 (Vsup) 4.5 V
标称供电电压 (Vsup) 5 V
表面贴装 NO
技术 TTL
温度等级 COMMERCIAL
端子形式 THROUGH-HOLE
端子节距 2.54 mm
端子位置 DUAL
触发器类型 POSITIVE EDGE
宽度 7.62 mm
最小 fmax 90 MHz
Base Number Matches 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 772  1805  491  127  2190  38  10  11  8  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved