电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531NB609M000DGR

产品描述LVDS Output Clock Oscillator, 609MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531NB609M000DGR概述

LVDS Output Clock Oscillator, 609MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NB609M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率609 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
运算放大器权威指南(Op_Amps_for_Everyone)
132867...
qin552011373 模拟电子
MSP430F149 flash操作时钟疑问
最近用MSP430F149做项目,发现一个奇怪的问题,我看官方的flash时钟范围在 Write and erase operations are controlled by the flash timing generator shown in Figure 5−3. The flash ......
wateras1 微控制器 MCU
STM32F103开发fm1702sl读卡器的问题
问题1: 如果只初始化串口1不初始化串口2,那个fm1702sl读卡号会读不出来,初始化时候直接报错。 串口1和2全部初始化就可以读卡号。开发板用的是原子哥的迷你开发板V1.9版本 问题2: ......
76176235 stm32/stm8
出售或者交换一批板子
板子清单见下,都是新的,有意购买的的见附件链接,tb最低价。如果想换的请跟帖回复,我想要瑞萨开发板或arduino DUE、arduino ADT等,你们报上型号,可以的话成交 264926 附件链接 2649 ......
suoma 淘e淘
想学单片机.不知怎么学
我大二.学计算机...想往单片机甚至嵌入式发展... 不知现在需要什么基础..(主要是硬件) 谢谢! 正努力学LINUX...和C......
bestden 嵌入式系统
晶振对GPS信号的干扰和EMC问题
大佬们好: 最近做一个项目,机器增加了GPS功能,因为机器的模具很早就定了,GPS工能也是选配后加上的,测试GPS信号,结果很差,单独测试GPS模块和天线是没有问题的,主要是机器 ......
小浅白白 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 764  646  1612  57  2530  17  40  18  56  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved