电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530HA485M000DGR

产品描述CMOS/TTL Output Clock Oscillator, 485MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530HA485M000DGR概述

CMOS/TTL Output Clock Oscillator, 485MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530HA485M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率485 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS/TTL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
stm8s207它的外部中断的向量号是什么?
我在IAR里面写软件的,找不到它的向量号,其它的好像都有。 #define AWU_vector 0x03 #define CLK_CSS_vector 0x04 #define CLK_SWITCH_vector 0x04 #define SPI_R ......
zhouliyong11 stm32/stm8
AD电阻电容快捷图标问题
279285 我在学习Altium designer,有谁知道,如何调出 上图中间的放置电阻快捷图标啊? 我的AD 是如下这样的: 279286 中间没有那个电阻电容快捷图标,导致每次放置电阻电容都得去库 ......
fwg100020 PCB设计
怎样修改eeworld论坛里自己的头像
大家好: eeworld论坛里默认的头像太难看了,我想修改,在博客里修改了也显示了保存成功但是在论坛里和在博客里显示的还是原来那个头像,怎么办?大家帮忙看下,谢谢了!...
hao123321 嵌入式系统
【为C2000做贡献】C2xx命令详解
便于命令的查找!! 63329...
fxw451 微控制器 MCU
传新浪网新闻中心总监chenzhihua将离职
有一不愿意透露姓名的新浪内部人士表示,chenzhihua刚刚开始一段较长的假期。0w/b3z3{6O 门户,B2B,C2C,百度,Google,网络编辑,市场人士,传闻,内幕,投诉,报料,线索4W)O1i%Z6o8W$I2G;r;M$g 按照 ......
183gg 产业风云
88PA下载时出错
芯片为:ATmega88PA 下载时出现以下问题: Verifying Flash...Failed! address=0x0040 expected=0x68 actual=0xff 不知道要怎么设置呀 快急死人了...
mqyta Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 101  2397  396  706  870  8  5  31  29  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved