电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531AC1240M00DGR

产品描述LVPECL Output Clock Oscillator, 1240MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531AC1240M00DGR概述

LVPECL Output Clock Oscillator, 1240MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AC1240M00DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率1240 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
求mini2440
求nimi2440 我的QQ 185961394 学习用,二手能用就OK...
yuanbao502 淘e淘
单片机延时问题
小弟初学单片机,现在碰到一个现象, 当我加入延时程序后(控制控制LED亮灭), 单片机各管脚都变得很迟钝,貌似受延时程序影响, 我将延时程序删除,又恢复正常, 估计程序设计上不合理 ......
ws840914 嵌入式系统
关与ADuC7026和7028的问题
先前用keil编了一小段7026的C语言代码,想问下各位高手,如果要把此代码移植到7028下,需要作哪些调整???...
davexu 嵌入式系统
CPLD用VHDL编好后锁存
我用if end if锁存我的内容,为什么仿真的时候后面会出现电平被拉低,出现短脉冲的情况!! help 下 急!...
ylin FPGA/CPLD
[GD32L233C] + 4.使用RTThread的rt_kprintf或stdio的printf
基于 GD32L233C使用RTThread_rt_kprintf ​①:在rtconfig.h中打开console 586776 ②:魔术棒中勾选USB MicroLIB 586777 ③:board.c中头文件添加: #include <rt ......
chrisrh GD32 MCU
大量MSP430 的Flash进行编程时的选择
当需要对大量MSP430 进行编程时你有以下选择: 使用编程器(已可以使用, 不需要开发)MSP-PRGS430BSL 工具(e.g.from Gessler Elektronik, Softbaugh, Elprotronic)Gang-Programmer MSP-GANG43 ......
wstt 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2522  1178  1050  203  322  37  39  49  32  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved