电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531CA75M0000DGR

产品描述CMOS Output Clock Oscillator, 75MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531CA75M0000DGR概述

CMOS Output Clock Oscillator, 75MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531CA75M0000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率75 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
求助either
前段的学习如何呢 ...
毛大爷唉 嵌入式系统
请问各位高手怎样写电子信息工程学科概论的结业论文
我是长春某所大学大一的新生,我们的课里有学科概论这科, 这周学完,老师要求我们结合现在电子信息发展方向写一篇2000字的论文,我不知怎样做,请各位高手帮帮我,谢谢!...
52784533 单片机
VHDL语言语法的思路。
小弟是新手,想请教大家一个问题。 我想用VHDL语言在一个时钟周期内,一个IO口输出8位数据,该如何编写呢?有什么思路?...
jinghong21 FPGA/CPLD
Timer_A定时一秒
各位问一个弱智问题:如何用Timer_A实现定时一秒,我看到Timer_A是16位,我用的是32.768K晶振,不能定时一秒钟这么长时间,不知怎么解决???...
x700xt 微控制器 MCU
STEVAL-MKI109V3 Unico-GUI无法连接,提示The adapter board has not been recognized
求助:Unico-GUI无法连接STEVAL-MKI109V3 打开Unico-GUI,选择STEVAL-MKI197V1(LSM6DSOX),点击Select Device。 弹窗提示:ERROR:The adapter board has not been recognized The WHO_ ......
凯意法 MEMS传感器
【先楫HPM6750测评】+LVGL修改触摸屏,但失败了,触摸出了点问题
准备修改下触摸的,这样在原子的屏幕上就能使用了,修改了一天,最发现感觉是触摸屏坏了。先看下我修改的,准备修改的简单点。 #include "gt9147.h" #include "hpm_gpio_drv.h" ......
流行科技 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1814  191  2023  2030  1923  37  4  41  39  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved