电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AA74M2500BG

产品描述LVPECL Output Clock Oscillator, 74.25MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530AA74M2500BG概述

LVPECL Output Clock Oscillator, 74.25MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA74M2500BG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率74.25 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸177.8mm x 127.0mm x 41.91mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
一些关于FPGA的IP核资料共享
一些关于FPGA的IP核资料共享 ...
青城山下 FPGA/CPLD
如何用STM32的TIM1产生 带死区的互补PWM
小弟初学STM32,现想用定时器TIM1产生带死区的互补PWM脉宽 来驱动全桥逆变,之前是用调死区来调节占空比,但是这样占空比只能调节一点点,才几微妙,肯定各位大哥大姐指点一下,一个项目卡在这 ......
asd54255 stm32/stm8
mobile c++关于关机事件
mobile c++关于关机事件 mobile c++ 程序正在运行,长按power键让mobile手机关机,关机事件能响应到程序中吗?我的程序是用其所callback回调函数机制......
diandian06 嵌入式系统
EEWORLD大学堂----先睹为快:业界第一款32 Gbps的20 nm FPGA收发器(中文字幕)
先睹为快:业界第一款32 Gbps的20 nm FPGA收发器(中文字幕):https://training.eeworld.com.cn/course/2112Altera下一代20 nm产品系列将支持前沿的收发器技术。Altera在采用TSMC 20SoC工艺技术 ......
chenyy FPGA/CPLD
[转帖]移动通信手持机锂电池及充电器的安全
信息产业部邮电工业产品质量监督检验中心移动通信手持机电池的市场空间巨大,但假冒伪劣电池泛滥成灾,用废旧电池芯生产的劣质电池在外观结构上不易被识破,这种电池不但容量不足、寿命短,而且 ......
fjeiwo 能源基础设施
microbit广播号第14期中介绍了newbit
前几天发现,在microbit广播号第14期中介绍了newbit 309756 http://us14.campaign-archive1.com/?u=6f2d4a1f94846a0f9056843fa&id=2d5b27423f ...
dcexpert MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2288  263  2197  955  2272  47  6  45  20  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved