电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8745BKI-21LFT

产品描述VFQFPN-32, Reel
产品类别逻辑    逻辑   
文件大小588KB,共21页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

8745BKI-21LFT概述

VFQFPN-32, Reel

8745BKI-21LFT规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码VFQFPN
包装说明HVQCCN, LCC32,.2SQ,20
针数32
制造商包装代码NLG32
Reach Compliance Codecompliant
ECCN代码EAR99
系列8745
输入调节DIFFERENTIAL MUX
JESD-30 代码S-XQCC-N32
JESD-609代码e3
长度5 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级3
功能数量1
反相输出次数
端子数量32
实输出次数1
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC32,.2SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup4 ns
传播延迟(tpd)4 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.04 ns
座面最大高度1 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度5 mm
最小 fmax700 MHz
Base Number Matches1

文档预览

下载PDF文档
1:1 Differential-to-LVDS Zero Delay
Clock Generator
8745BI-21
Datasheet
General Description
The 8745BI-21 is a highly versatile 1:1 LVDS Clock Generator. The
8745BI-21 has a fully integrated PLL and can be configured as a
zero delay buffer, multiplier or divider, and has an output frequency
range of 31.25MHz to 700MHz. The Reference Divider, Feedback
Divider and Output Divider are each programmable, thereby
allowing for the following output-to-input frequency ratios: 8:1, 4:1,
2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to
achieve “zero delay” between the input clock and the output clock.
The PLL_SEL pin can be used to bypass the PLL for system test and
debug purposes. In bypass mode, the reference clock is routed
around the PLL and into the internal output dividers.
Features
One differential LVDS output designed to meet
or exceed the requirements of ANSI TIA/EIA-644
One differential feedback output pair
Differential CLK, nCLK input pair
CLKx, nCLKx pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
Output frequency range: 31.25MHz to 700MHz
Input frequency range: 31.25MHz to 700MHz
VCO range: 250MHz to 700MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Cycle-to-cycle jitter: 30ps (maximum)
Output skew: 40ps (maximum)
Static phase offset: 25ps ± 125ps
Full 3.3V supply voltage
-40°C to 85°C ambient operating temperature
Available in lead-free (RoHS 6) package
For functional replacement part use 8T49N285
Pin Assignments
CLK
nCLK
MR
nFB_IN
FB_IN
SEL2
V
DDO
nQFB
QFB
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
SEL1
SEL0
V
DD
PLL_SEL
V
DDA
SEL3
GND
Q
nQ
V
DDO
8745BI-21
20-Lead SOIC
7.5mm x 12.8mm x 2.3mm package body
M Package
Top View
PLL_SEL
Block Diagram
PLL_SEL
Pullup
÷1, ÷2, ÷4, ÷8,
÷16, ÷32
,
÷64
CLK
Pulldown
CLK
Pullup
0
Q
Q
1
SEL3
V
DDA
V
DD
QFB
QFB
nc
nc
nc
nc
32 31 30 29 28 27 26 25
SEL0
SEL1
nc
nc
CLK
nCLK
nc
MR
1
24
GND
Q
nQ
V
DDO
GND
QFB
nQFB
V
DDO
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
FB_IN
Pulldown
FB_IN
Pullup
PLL
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
3
4
5
6
7
8
9
nc
O
PO
SE
D
GND
nFB_IN
FB_IN
SEL2
2
ICS8745BI-21
32 Lead VFQFN
5mm x 5mm x 0.925mm
package body
K Package
Top View
23
22
21
20
19
18
17
PR
10 11 12 13 14 15 16
V
DD
nc
nc
©2017 Integrated Device Technology, Inc.
1
Revision E, January 10, 2017

8745BKI-21LFT相似产品对比

8745BKI-21LFT 8745BMI-21LFT 8745BKI-21LF
描述 VFQFPN-32, Reel SOIC-20, Reel VFQFPN-32, Tray
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 VFQFPN SOIC VFQFPN
包装说明 HVQCCN, LCC32,.2SQ,20 SOP, SOP20,.4 HVQCCN, LCC32,.2SQ,20
针数 32 20 32
制造商包装代码 NLG32 PSG20 NLG32
Reach Compliance Code compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99
系列 8745 8745 8745
输入调节 DIFFERENTIAL MUX DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 S-XQCC-N32 R-PDSO-G20 S-XQCC-N32
JESD-609代码 e3 e3 e3
长度 5 mm 12.8 mm 5 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 3 1 3
功能数量 1 1 1
端子数量 32 20 32
实输出次数 1 1 1
最高工作温度 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C
封装主体材料 UNSPECIFIED PLASTIC/EPOXY UNSPECIFIED
封装代码 HVQCCN SOP HVQCCN
封装等效代码 LCC32,.2SQ,20 SOP20,.4 LCC32,.2SQ,20
封装形状 SQUARE RECTANGULAR SQUARE
封装形式 CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 260 260
电源 3.3 V 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 4 ns 4 ns 4 ns
传播延迟(tpd) 4 ns 4 ns 4 ns
认证状态 Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.04 ns 0.04 ns 0.04 ns
座面最大高度 1 mm 2.65 mm 1 mm
最大供电电压 (Vsup) 3.465 V 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
端子形式 NO LEAD GULL WING NO LEAD
端子节距 0.5 mm 1.27 mm 0.5 mm
端子位置 QUAD DUAL QUAD
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 5 mm 7.5 mm 5 mm
最小 fmax 700 MHz 700 MHz 700 MHz
Base Number Matches 1 1 1
Is Samacsys - N N

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 59  907  1120  629  1397  44  15  6  2  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved