电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

87004AGIT

产品描述PLL Based Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
产品类别逻辑    逻辑   
文件大小667KB,共15页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

87004AGIT概述

PLL Based Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24

87004AGIT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
针数24
Reach Compliance Codenot_compliant
ECCN代码EAR99
其他特性ALSO OPERATES AT 3.3V SUPPLY
系列87004
输入调节DIFFERENTIAL MUX
JESD-30 代码R-PDSO-G24
JESD-609代码e0
长度7.8 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量24
实输出次数4
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP24,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)225
电源2.5/3.3 V
Prop。Delay @ Nom-Sup6.9 ns
传播延迟(tpd)6.7 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.045 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度4.4 mm
最小 fmax15.625 MHz
Base Number Matches1

文档预览

下载PDF文档
1:4, Differential-to-LVCMOS/LVTTL
Zero Delay Clock Generator
ICS87004I
DATA SHEET
General Description
The ICS87004I is a highly versatile 1:4 Differential-
to-LVCMOS/LVTTL Clock Generator. The ICS87004I
HiPerClockS™
has two selectable clock inputs. The CLK0, nCLK0
and CLK1, nCLK1 pairs can accept most standard
differential input levels. Internal bias on the nCLK0 and
nCLK1 inputs allows the CLK0 and CLK1 inputs to accept
LVCMOS/LVTTL. The ICS87004I has a fully integrated PLL and can
be configured as a zero delay buffer, multiplier or divider and has an
input and output frequency range of 15.625MHz to 250MHz. The
reference divider, feedback divider and output divider are each
programmable, thereby allowing for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external
feedback allows the device to achieve “zero delay” between the input
clock and the output clocks. The PLL_SEL pin can be used to
bypass the PLL for system test and debug purposes. In bypass
mode, the reference clock is routed around the PLL and into the
internal output dividers.
Features
Four LVCMOS/LVTTL outputs, 7
typical output impedance
Selectable CLK0/nCLK0 or CLK1/nCLK1 clock inputs
CLKx/nCLKx pairs can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
Internal bias on nCLK0 and nCLK1 to support LVCMOS/LVTTL
levels on CLK0 and CLK1 inputs
Output frequency range: 15.625MHz to 250MHz
Input frequency range: 15.625MHz to 250MHz
VCO range: 250MHz to 500MHz
External feedback for “zero delay” clock regeneration with
configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Fully integrated PLL
Cycle-to-cycle jitter: 45ps (maximum)
Output skew: 65ps (maximum)
Static phase offset: 50ps ± 150ps (3.3V ± 5%), CLK0/nCLK0
Full 3.3V or 2.5V output operating supply
5V tolerant
-40°C to 85°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
ICS
Block Diagram
PLL_SEL
Pullup
÷2, ÷4, ÷8, ÷16
÷32, ÷64, ÷128
0
1
1
Q1
Q0
0
Pin Assignment
GND
Q0
V
DDO
SEL0
SEL1
SEL2
SEL3
CLK_SEL
V
DD
CLK0
nCLK0
GND
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
Q1
V
DDO
Q2
GND
Q3
V
DDO
MR
FB_IN
PLL_SEL
CLK1
nCLK1
V
DDA
CLK0
Pulldown
nCLK0
Pullup/Pulldown
CLK1
Pulldown
nCLK1
Pullup/Pulldown
CLK_SEL
Pulldown
FB_IN
Pulldown
PLL
Q2
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
Q3
ICS87004I
24-Lead TSSOP
7.8mm x 4.4mm x 0.925mm package body
G Package
Top View
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
ICS87004AGI REVISION D JANUARY 4, 2010
1
©2009 Integrated Device Technology, Inc.

87004AGIT相似产品对比

87004AGIT 87004AGI
描述 PLL Based Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24 PLL Based Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
是否无铅 含铅 含铅
是否Rohs认证 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TSSOP TSSOP
包装说明 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
针数 24 24
Reach Compliance Code not_compliant not_compliant
ECCN代码 EAR99 EAR99
其他特性 ALSO OPERATES AT 3.3V SUPPLY ALSO OPERATES AT 3.3V SUPPLY
系列 87004 87004
输入调节 DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 代码 R-PDSO-G24 R-PDSO-G24
JESD-609代码 e0 e0
长度 7.8 mm 7.8 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 1 1
功能数量 1 1
端子数量 24 24
实输出次数 4 4
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP
封装等效代码 TSSOP24,.25 TSSOP24,.25
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 225 225
电源 2.5/3.3 V 2.5/3.3 V
Prop。Delay @ Nom-Sup 6.9 ns 6.9 ns
传播延迟(tpd) 6.7 ns 6.7 ns
认证状态 Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.045 ns 0.045 ns
座面最大高度 1.2 mm 1.2 mm
最大供电电压 (Vsup) 2.625 V 2.625 V
最小供电电压 (Vsup) 2.375 V 2.375 V
标称供电电压 (Vsup) 2.5 V 2.5 V
表面贴装 YES YES
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING GULL WING
端子节距 0.65 mm 0.65 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 30
宽度 4.4 mm 4.4 mm
最小 fmax 15.625 MHz 15.625 MHz
Base Number Matches 1 1
【Silicon Labs 开发套件评测】– 编译环境安装
前面说过了,开发环境可以是simplicity studio也可以MDK,虽然MDK我用的比较多,但是这次我选用原厂的simplicity studi来作为编译器,下面记录一下安装过程。 555331 启动安装界面,科技蓝 ......
懒猫爱飞 Silicon Labs测评专区
BS EN IEC 62485-5:2021 二次电池和电池安装的安全要求第5部分:固定式锂离子电池...
BS EN IEC 62485-5:2021 二次电池和电池安装的安全要求第5部分:固定式锂离子电池的安全操作-完整英文版(45页) 590305 ...
李强980702 下载中心专版
沁恒福利到,评估板诚 “芯”送!CH549,CH559,CH554三款免费挑!
沁恒福利到,评估板诚 “芯”送! 三款免费挑!CH549,CH559及CH554三种USB单片机评估板,坛友按需挑选! 首先简介 CH554/CH559以及CH549均为增强型51内核单片机,CH554主要资源为USB ......
okhxyyo 单片机
SMCLK有给TA定时器提供时钟吗
SMCLK有给TA定时器提供时钟吗...
ljk926 微控制器 MCU
CC2640R2F电源管理架构
资料:1.芯片技术手册。 2.芯片数据手册。 499049 499050 VDDS分了三个,电源1.8~3.8V输入: VDDS给复位、DIO23~30 GPIO、BOD(掉电检测)、上电复位检测(POR)、全局LDO、供电 ......
Jacktang 无线连接
CCS|编译没问题就是.out文件出不来|求大神
最近做PRJ,初学DSP,想先写个简单的程序试试编译都没问题。各个.obj文件都生成了就剩下最后一个error——————————error: symbol referencing errors - './Debug/PWM_EX.out' not b ......
li4850729 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1199  2540  589  206  337  25  52  12  5  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved