电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

554BC000285BGR

产品描述LVDS Output Clock Oscillator, 166.62857MHz Nom, ROHS COMPLIANT, SMD, 8 PIN
产品类别无源元件    振荡器   
文件大小3MB,共115页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

554BC000285BGR概述

LVDS Output Clock Oscillator, 166.62857MHz Nom, ROHS COMPLIANT, SMD, 8 PIN

554BC000285BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性IT CAN ALSO OPERATE AT 155.52000 MHZ, 125.00000 MHZ AND 100.00000 MHZ
最大控制电压3.3 V
最小控制电压
最长下降时间0.35 ns
频率调整-机械NO
频率偏移/牵引率150 ppm
频率稳定性50%
JESD-609代码e4
制造商序列号554
安装特点SURFACE MOUNT
标称工作频率166.62857 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸177.8mm x 127.0mm x 41.91mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
Si554
Q
U A D
F
R E Q U E N C Y
VCXO (10 MH
Z T O
1.4 GH
Z
)
Features
Available with any-rate output
frequencies from 10–945 MHz and
select frequencies to 1.4 GHz
Four selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL, LVDS
& CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN / WAN
Low jitter clock generation
Optical Modules
Clock and data recovery
Ordering Information:
See page 7.
Description
The Si554 quad frequency VCXO utilizes Silicon Laboratories advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si554 is available with any-rate output frequency from 10 to 945 MHz
and select frequencies to 1400 MHz. Unlike traditional VCXOs where a
different crystal is required for each output frequency, the Si554 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low jitter clocks in noisy environments typically found in communication
systems. The Si554 IC-based VCXO is factory configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
FS[1]
7
V
C
1
2
3
8
FS[0]
6
5
4
V
DD
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
FS1
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
FS0
ADC
V
c
OE
GND
Rev. 0.5 7/06
Copyright © 2006 by Silicon Laboratories
Si554
越野车的改装2
用滑板保护差速器时,要将滑板固定在桥骨架上,桥骨架是直接用螺栓拧在桥壳上的一组细钢管,它可以保护桥壳不被撞弯,固定于其上的滑板则可保护差速器。 前绞盘——没有任何装备可以像绞盘那样 ......
frozenviolet 汽车电子
ADI经典应用-DDSF系列电能表的设计方案
ADI经典应用-DDSF系列电能表的设计方案 340077 ...
fish001 DSP 与 ARM 处理器
HISTM2F103ZE带I2S的开发板
hi,香版主,这个新品的开发板现在有了吗?或者是相关外围硬件原理图,比较关心的有I2S和FSMC香版主,快点回答吧...
ljwah stm32/stm8
关于智能车赛道记忆资料
有关于这方面的资料的共享哦!!!...
零下城西 单片机
减少开关电源的纹波和噪声电压的措施
减少开关电源的纹波和噪声电压的措施开关电源(包括AC/DC转换器、DC/DC转换器、AC/DC模块和DC/DC模块)与线性电源相比较,最突出的优点是转换效率高,一般可达80%~85%,高的可达90%~97%;其次 ......
木犯001号 模拟与混合信号
【与春天约会】羊城五一紫荆花开游人来
【与春天约会】羊城五一紫荆花开游人来...
dongguanze 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2351  2260  1952  696  1159  37  11  45  36  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved