电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3577SA75BGG

产品描述Cache SRAM, 128KX36, 7.5ns, CMOS, PBGA119, ROHS COMPLIANT, BGA-119
产品类别存储    存储   
文件大小626KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3577SA75BGG概述

Cache SRAM, 128KX36, 7.5ns, CMOS, PBGA119, ROHS COMPLIANT, BGA-119

71V3577SA75BGG规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明ROHS COMPLIANT, BGA-119
针数119
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间7.5 ns
其他特性FLOW THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度2.36 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2004 Integrated Device Technology, Inc.
FEBRUARY
2009
DSC-5280/08
5280 tbl 01
电感的三个电流
本帖最后由 Jacktang 于 2020-10-20 20:51 编辑 电感电流应该是电感最重要的参数了,电路设计必然会关注这个参数。然而,查看众多的电感规格书手册,有时也会把人搞懵,特别是对新手而言 ......
Jacktang 模拟与混合信号
失败DIY之手机收音机便携天线
本帖最后由 万有引力平台 于 2018-9-2 11:21 编辑 DIY&分享—GravityShare当前大部分的智能手机上自带的收音机使用的时候会提示你先插上耳机不然无法启动,这就说明耳机上的线其实是充当了收 ......
万有引力平台 DIY/开源硬件专区
一些51单片机的试验(PDF)
在网上搜到的,汇总一下,希望对初学者有所帮助。 01 了解单片机的原理控制一个LED灯的亮和灭 02 用指令方式延时闪烁LED灯 03 跑马灯试验 04 读IO,用按钮控制点灯 05 标记的用法,用一 ......
yang_swust 51单片机
多种创意闹钟,不信叫不醒你
曾经也在795上看到一些各式各样关于的闹钟的点子,各种功能创意,今天看到几款关于闹钟的创意!觉得还不错!跟各点友分享一下!43815 这款Philips 自然唤醒闹钟 Wake-Up Light 非常人性化,是 ......
xyh_521 创意市集
倒装LED灯丝灯的光学性能有什么特点
倒装LED灯丝因其倒装和平面涂覆工艺以及360°立体发光的特点成为市场研究的重点。长期以来,国内外的专家致力于LED的发光均匀性的研究,但其实LED是一个光、电、热相互影响的综合系统,其输出的 ......
ererams LED专区
测评汇总:免费申请CB5654智能语音开发板(玄铁803)
活动详情:【免费申请CB5654智能语音开发板(玄铁803)】更新至 2021-12-15测评报告汇总:@tobotCB5654开发板测评5——在linux环境下编译(不过烧写没成功)CB5654开发板测评4CB5654开发板测评3 ......
EEWORLD社区 测评中心专版

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1438  627  1521  1290  175  38  24  30  26  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved