电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVCHR162245PAG

产品描述TSSOP-48, Tube
产品类别逻辑    逻辑   
文件大小240KB,共7页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

74ALVCHR162245PAG在线购买

供应商 器件名称 价格 最低购买 库存  
74ALVCHR162245PAG - - 点击查看 点击购买

74ALVCHR162245PAG概述

TSSOP-48, Tube

74ALVCHR162245PAG规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明SOP, TSSOP48,.3,20
针数48
制造商包装代码PAG48
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys DescriptionTSSOP 6.1 MM 0.5MM PITCH
其他特性WITH DIRECTION CONTROL
控制类型COMMON CONTROL
计数方向BIDIRECTIONAL
系列ALVC/VCX/A
JESD-30 代码R-PDSO-G48
JESD-609代码e3
长度12.5 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS TRANSCEIVER
最大I(ol)0.012 A
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码TSSOP48,.3,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup4.2 ns
传播延迟(tpd)4.9 ns
认证状态Not Qualified
座面最大高度1.1 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
翻译N/A
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74ALVCHR162245
3.3V CMOS 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS
INDUSTRIAL TEMPERATURE RANGE
3.3V CMOS 16-BIT
BUS TRANSCIEVER
WITH 3-STATE OUTPUTS
AND BUS-HOLD
• 0.5 MICRON CMOS Technology
• Typical t
SK(o)
(Output Skew) < 250ps
• ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
• V
CC
= 3.3V ± 0.3V, Normal Range
• V
CC
= 2.7V to 3.6V, Extended Range
• V
CC
= 2.5V ± 0.2V
• CMOS power levels (0.4μ W typ. static)
μ
• Rail-to-Rail output swing for increased noise margin
• Available in TSSOP package
IDT74ALVCHR162245
FEATURES:
DESCRIPTION:
DRIVE FEATURES:
APPLICATIONS:
• Balanced Output Drivers: ±12mA
• Low Switching Noise
This 16-bit bus transceiver is built using advanced dual metal CMOS
technology. The ALVCHR162245 device is designed for asynchronous
communication between data buses. The control-function implementation
minimizes external timing requirements.
This device can be used as two 8-bit transceivers or one 16-bit
transceiver. It allows data transmission from the A bus to the B bus or from
the B bus to the A bus, depending on the logic level at the direction control
(DIR) input. The output-enable (OE) input can be used to disable the device
so that the buses are effectively isolated.
The ALVCHR162245 has series resistors in the device output structure
which will significantly reduce line noise when used with light loads. This
driver has been designed to drive ±12mA at the designated threshold levels.
The ALVCHR162245 has “bus-hold” which retains the inputs’ last state
whenever the input bus goes to a high impedance. This prevents floating
inputs and eliminates the need for pull-up/down resistors.
• 3.3V high speed systems
• 3.3V and lower voltage computing systems
FUNCTIONAL BLOCK DIAGRAM
1
DIR
1
48
2
DIR
24
1
OE
2
A
1
2
1
B
1
36
13
25
2
OE
1
A
1
47
2
B
1
1
A
2
46
3
2
A
2
1
B
2
2
A
3
5
35
14
33
16
2
B
2
1
A
3
44
1
B
3
2
A
4
32
2
B
3
1
A
4
43
6
1
B
4
2
A
5
30
17
2
B
4
1
A
5
41
8
1
B
5
2
A
6
29
19
2
B
5
1
A
6
40
9
1
B
6
2
A
7
27
20
2
B
6
1
A
7
38
11
37
12
1
B
7
2
A
8
1
B
8
26
22
2
B
7
1
A
8
23
2
B
8
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
© 2016 Integrated Device Technology, Inc.
SEPTEMBER 2016
DSC-4606/6

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1183  975  2410  2186  659  25  40  29  4  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved