电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531RA764M000DGR

产品描述LVPECL Output Clock Oscillator, 764MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

531RA764M000DGR概述

LVPECL Output Clock Oscillator, 764MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531RA764M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率764 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
python写的简易版贪吃蛇
__author__ = 'ChenYan' from tkinter import * import threading import queue import time import random class GUI(Tk): '''class GUI use to create the gui''' de ......
chenyan2010521 编程基础
choride 20kva UPS的串口问题
现正做一台CHORIDE 20KVAUPS远程监控,是1997的机子,跟据厂家协议对UPS发命令可就是没反应,接口是232,接235,拨码是SW1(12345ON 678OFF),SW2(12OFF 345678ON) 有哪大哥知道是怎么回事,在这 ......
zhzhiqiang 电源技术
论文
基于FPGA的多路开关稳压电源的设计...
messiceding@126 FPGA/CPLD
寻找负载电路的设计
我有一个电路板,输出为直流24V,3A左右。现在想设计一个电路充当电路板负载的电路,实际应用中的负载为电磁阀和继电器。请教大师们有没有合适的电路推荐或者给点建议,先谢过。...
shefei0528 模拟电子
谁能转我10个E币,我用支付宝转你。
再兑换东西时差了10个E币,所以,在此求助各位了。 我的企鹅号: 79 09 12 166. ...
沉默胜过白金 聊聊、笑笑、闹闹
【ESP8266】ESP-MP-01开发板最新固件
今天将开发板的固件进行了更新,升级到最新的版本,大家可以下载测试了。 260463 260464 ...
dcexpert MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1879  2023  1541  2516  1110  36  26  16  4  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved