电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530PB46M0000BG

产品描述CMOS Output Clock Oscillator, 46MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530PB46M0000BG概述

CMOS Output Clock Oscillator, 46MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530PB46M0000BG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率46 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
【Hanker TI M4】初次上手 Jlink is clone
【Hanker TI M4】初次上手 Hanker的初次上手真是不容易啊, 首先是Jlink落在家没带过来,好不容易借到个Jlink竟然被折腾了半天 先是安装了SEGGER 194462 194463 装的是很容易, 但是 ......
常见泽1 微控制器 MCU
PCB在规则检查的时候有个问题解决不了
Silkscreen Over Component Pads Constraint: (Collision < 0mm) Between Track (49.837mm,93.84mm)(49.837mm,98.34mm) Top Overlay And Pad SS-9(49.886mm,96.063mm) Multi-Layer to clea ......
哒哒哒达到 PCB设计
【RISC-V MCU CH32V103测评】驱动OLED
本来是想着用硬件IIC驱动,但是程序编译没有错,我的逻辑也没有错。错就在我不知道哪里有问题。 所以就先安安稳稳地软件IIC吧。 这次是用IIC接口的0.96寸的OLED。就是先移植好代码,方便 ......
hzz592788 国产芯片交流
新型AB类功放设计
新型AB类功放设计50340...
啊小罗 无线连接
FRDM-K64F配置成daplink,调试nRF51822,闪退了!
把FRDM-64K配置成DAPLINK,下了k20dx_frdmk64f_if_crc_legacy_0x5000.bin文件! 350701 然后,切断板上J11,使DAPLINK能通过J9,可以调试外部片子(NRF51822) ,然后连接了NRF51822的SWDDIO ......
蓝雨夜 DIY/开源硬件专区
画个圈圈庆双节
324132 ...
chenzhufly 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1292  183  512  428  2878  17  59  21  28  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved