电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530MB459M000DGR

产品描述LVPECL Output Clock Oscillator, 459MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530MB459M000DGR概述

LVPECL Output Clock Oscillator, 459MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MB459M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率459 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
TI最近狂招人啊,贴一下list
Job Function_2Position Location FAEFAE: MCUChongqing FAEFAE: MCUHangzhou FAEFAE: MCU (M3+MSP430)Shenzhen FAEFAE: MCUXiamen FAEFAE: MCU (C2000)Beijing FAEFAE: CI DSPShenzhen FAEFAE: ......
凯哥 TI技术论坛
Freescale 的MMA7455中的2g/4g/8g量程代表什么意思
Freescale有一款三轴加速度芯片MMA7455,其中有一个2g/4g/8g的量程范围,这2g/4g/8g的量程范围到底代表什么意思,另外X-Y-Z三轴上面的加速度与角速度都代表什么?出来咋到,烦请各位大侠赐教?? ......
WKfirst NXP MCU
版主云游四海去了,鉴定完毕!
如题 :titter:...
mesada DIY/开源硬件专区
如何隐藏输入法状态栏?
为了支持日文输入,在PB中加入了Pocket IME.在生成的CEIMAGE已经实现了希望的功能 ,但是,右下角会多出一个输入法状态栏,请问怎么隐藏掉这个状态栏?谢谢!...
111def 嵌入式系统
给小弟推选两本书吧 1>数字电路 2>模拟电路
小弟是初学,给小弟推选两本书吧 最最基础的书 相对来说能更易理解的,或者初学入门较流行的书 请注明书名和作者 谢谢你的好心,祝你工作顺利! 1>数字电路 2>模拟电路 ...
kof2ooo 嵌入式系统
IAR 调试LM3S时iar cannot find the source
IAR 调试LM3S时iar cannot find the source xxx.c,是什么原因?谢谢!...
yuchenglin 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1916  2474  342  317  2275  39  50  7  46  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved