电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V03L25JI8

产品描述PLCC-32, Reel
产品类别存储    存储   
文件大小253KB,共13页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72V03L25JI8在线购买

供应商 器件名称 价格 最低购买 库存  
72V03L25JI8 - - 点击查看 点击购买

72V03L25JI8概述

PLCC-32, Reel

72V03L25JI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PLCC
包装说明PLASTIC, LCC-32
针数32
制造商包装代码PL32
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间25 ns
最大时钟频率 (fCLK)28.5 MHz
周期时间35 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e0
长度13.9954 mm
内存密度18432 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2KX9
可输出NO
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
座面最大高度3.556 mm
最大待机电流0.0003 A
最大压摆率0.05 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度11.4554 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS ASYNCHRONOUS FIFO
IDT72V01, IDT72V02
IDT72V03, IDT72V04
IDT72V05, IDT72V06
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9, 16,384 x 9
FEATURES:
3.3V family uses less power than the 5 Volt 7201/7202/7203/7204/
7205/7206 family
512 x 9 organization (72V01)
1,024 x 9 organization (72V02)
2,048 x 9 organization (72V03)
4,096 X 9 organization (72V04)
8,192 x 9 organization (72V05)
16,384 X 9 organization (72V06)
Functionally compatible with 720x family
Low-power consumption
— Active: 180 mW (max.)
— Power-down: 18 mW (max.)
15 ns access time
Asynchronous and simultaneous read and write
Fully expandable by both word depth and/or bit width
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
Available in 32-pin PLCC
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V01/72V02/72V03/72V04/72V05/72V06 are dual-port FIFO
memories that operate at a power supply voltage (Vcc) between 3.0V and 3.6V.
Their architecture, functional operation and pin assignments are identical to
those of the IDT7201/7202/7203/7204/7205/7206. These devices load and
empty data on a first-in/first-out basis. They use Full and Empty flags to prevent
data overflow and underflow and expansion logic to allow for unlimited
expansion capability in both word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins. The devices have a maximum data access time as fast as 25 ns.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. They also feature a Retransmit (RT) capability that allows for
reset of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. It has
been designed for those applications requiring asynchronous and simultane-
ous read/writes in multiprocessing and rate buffer applications.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(D
0-
D
8
)
W
WRITE
CONTROL
WRITE
POINTER
RAM
ARRAY
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
16,384 x 9
READ
POINTER
R
READ
CONTROL
THREE-
STATE
BUFFERS
DATA OUTPUTS
(Q
0-
Q
8
)
RS
RESET
LOGIC
FL/RT
FLAG
LOGIC
EXPANSION
LOGIC
EF
FF
XI
XO/HF
3033 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2017
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
NOVEMBER 2017
DSC-3033/8
嵌入式L inux 操作系统的研究
在L inux 内核以及L inux 应用环境的研究基础上, 采用操作系统模块分解改进的方法, 实现在不同系统芯片(system on ch ip, SoC) 硬件平台上可运行的嵌入式L inux 操作系统. 分解改进的模块包括: ......
frozenviolet 嵌入式系统
【TI首届低功耗设计大赛】ADC与UART联合调试
msp430fr5969 有16路ADC,其中8路为外部,8路为内部,本次试验以A1通道为例,对应lauchpad的p1.1(S1按键),使能内部上拉寄存器,松开按键,转换高电平,按下按键转换的是低电平 结果通过UART ......
众神之怒 微控制器 MCU
大家都在用哪个编译平台?
大家都在用哪个编译平台?...
laoyang0314 NXP MCU
EEWORLD大学堂----Atmel GPS 跟踪器应用演示
Atmel GPS 跟踪器应用演示:https://training.eeworld.com.cn/course/254 Atmel?GPS?跟踪器应用演示 ...
dongcuipin 聊聊、笑笑、闹闹
电路设计必知的八大误区
我们常常会发现,自己想当然的一些规则或道理往往会存在一些差错。电子工程师在电路设计中也会有这样的例子。看一下买芯片网总结的八大误区。 误区一这板子PCB设计要求不高,就用细点的线 ......
heber312 模拟电子
菜鸟提问:SHBrowseForForlder()不能用,怎么代替
我是个初学者,我这个平台不能使用SHBrowseForForlder()这个方法,想找另外一个方法来代替SHBrowseForFolder,达到相同的效果, 或者可以不用打开浏览文件夹着个对话框,直接可以保存文件到 ......
yun 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1451  477  456  1305  267  28  24  4  54  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved