电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72215LB15PFGI

产品描述TQFP-64, Tray
产品类别存储    存储   
文件大小279KB,共17页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72215LB15PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
72215LB15PFGI - - 点击查看 点击购买

72215LB15PFGI概述

TQFP-64, Tray

72215LB15PFGI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明TQFP-64
针数64
制造商包装代码PNG64
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys DescriptionTQFP 14.0 X 14.0 X 1.4 MM
最长访问时间10 ns
周期时间15 ns
JESD-30 代码R-PQFP-G64
JESD-609代码e3
内存密度9216 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512X18
可输出YES
封装主体材料PLASTIC/EPOXY
封装形状RECTANGULAR
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
最大待机电流0.005 A
最大压摆率0.06 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子位置QUAD
处于峰值回流温度下的最长时间30
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
°
°
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
DESCRIPTION:
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using high-speed submicron CMOS technology.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
NOVEMBER 2017
DSC-2766/4
©2017
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
XA Spartan-3E系列FPGA外部配置存储器问题
xilinx公司的。 找不到XA Spartan-3E系列的外部配置存储器。只能找到XC Spartan系列的对应的配置存储器,在XA Spartan-3E的PDF里看到Platform Flash is not supported within the XA f ......
chinalll FPGA/CPLD
英农民发现奇怪鸡蛋 内含"蛋中蛋"极为少见(图)
科学网(kexue.com)讯 2月22日消息,奇闻趣事几乎时时刻刻发生在世界的每一处。近日,英国一位退休的农民在做摊鸡蛋时,意外发现一枚奇怪的鸡蛋,当他敲开这枚鸡蛋的外壳,里面还有一只弹子大的 ......
张无忌1987 聊聊、笑笑、闹闹
2018新年快乐 送红包啦。。。
祝EE坛友新的一年身体健康。。。 支付宝红包领取今年最后一天了,再不领就要等明年了。 快来领取支付宝跨年红包!1月1日起还有机会额外获得专享红包哦!http://bbs.38hot.net/static/image/ ......
ssht428 聊聊、笑笑、闹闹
rtl8367rb芯片资料
请问下论坛有人用过rtl8367rb芯片嘛?或者什么靠谱代理可以获取到相关资料。 ...
wateras1 ARM技术
自制STM8系列脱机下载器大功告成
公司要用STM8S来做东西,量大了需要个脱机烧写器,闲来无事就做了个,用料如下:STM32F101R8主控 SWIM接口 LCD1602显示校验和、烧录状态、故障信息、烧录次数、剩余烧录次数等 3D打印外 ......
eeacc stm32/stm8
第一次发帖,顺便散分。
很是奇怪,好友管理中的“批准申请”总是提示“您目前没有权限进行此操作”,这是为什么呢? 有N个请求被忽略了,很抱歉。 还有N个请求被等待,很无奈。...
mintmsn 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 374  872  220  1353  2410  39  2  6  18  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved