电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530SB679M000DGR

产品描述LVDS Output Clock Oscillator, 679MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530SB679M000DGR概述

LVDS Output Clock Oscillator, 679MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530SB679M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率679 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
adc中断一进去就再也出不来了,求大侠告诉我为什么
#include"msp430f169.h" //#include "keypad.h" #include "1602(zhp)LT.h" //#include"舵机.h" #include"BoardConfig.h" /******************************************** 软件延时 ***** ......
zzzhpzhp 微控制器 MCU
求AVR单片机CAT9555扩展IO口驱动
求AVR单片机CAT9555扩展IO口驱动 ...
zhonghuadianzie Microchip MCU
邀你参加:EEWORLD&ST 智能产品线下研讨会(12月6日-深圳)(参会名单已公布)
参会名单:>>点击查看详情 EEWORLD&ST首场线下研讨会,邀你参加::pleased: 物联网时代,充满着各种机遇与挑战。作为工程师的我们,也许有时你会有这样的疑问: 如何寻找、发现好的 ......
EEWORLD社区 stm32/stm8
向斑竹请教(10)
请问斑竹,在哪里可以找到介绍各种类型的衰减器、移相器工作原理、特点的资料?...
xujia525 无线连接
【晒奖品,望远镜】大起大落的心情,它就终究还是坏了
本帖最后由 ldxywdg 于 2015-1-7 18:50 编辑 首先还是要感谢EE和TI,参加 TI 样片免费申请第三期获奖名单获得的望远镜,兴高采烈的获奖了,第一名,给我激动坏了,选的望远镜,因为之前听说 ......
ldxywdg 聊聊、笑笑、闹闹
跟大家一块分享一张有趣的电路图
欢迎点评,哈哈eeworldpostqq...
blink 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1838  2857  931  2915  449  55  16  48  47  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved