电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72261LA20TFG

产品描述FIFO, 16KX9, 12ns, Synchronous, CMOS, PQFP64, GREEN, STQFP-64
产品类别存储    存储   
文件大小201KB,共27页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72261LA20TFG概述

FIFO, 16KX9, 12ns, Synchronous, CMOS, PQFP64, GREEN, STQFP-64

72261LA20TFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LFQFP, QFP64,.47SQ,20
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间12 ns
其他特性RETRANSMIT; AUTO POWER DOWN; EASY EXPANDABLE IN DEPTH AND WIDTH
最大时钟频率 (fCLK)50 MHz
周期时间20 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度147456 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最大压摆率0.075 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SuperSync FIFO
16,384 x 9
32,768 x 9
FEATURES:
IDT72261LA
IDT72271LA
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
Choose among the following memory organizations:
IDT72261LA 16,384 x 9
IDT72271LA 32,768 x 9
Pin-compatible with the IDT72281/72291 SuperSync FIFOs
10ns read/write cycle time (8ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using EF and FF flags) or First
Word Fall Through timing (using OR and IR flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
The IDT72261LA/72271LA are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs,
RCLK or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written
to an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period found
on previous SuperSync devices has been eliminated on this SuperSync
family.)
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
8
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4671 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
FEBRUARY 2018
DSC-4671/6
©
2018 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
【课程推荐】+NFCLink介绍
该视频教程介绍了一套全面的NFC解决方案,采用TI MCU和TRF7970.讨论范围包括NFCLink概述、NFCStack+评估概述、NFCLink Beta版本组件、软件和硬件路线图、NFCLink演示“开箱即用体验”、NFCLink ......
lark100 无线连接
呵呵,把我儿子的相片传到相册里了
呵呵,一时冲动,想让偶的儿子也出出名,就没经过他的允许,把他的相片发到我的相册里了,希望他长大后不要告我侵犯他的肖像权。 嘿嘿,我儿子蛮帅的哦,大家看看去吧 相册地址: https: ......
tiankai001 聊聊、笑笑、闹闹
以太网控制器KSZ8851, ping timeout的问题
实验板使用KSZ8851-16MLL以太网控制器 使用PC连续ping实验板直到timeout,当ping 153次、384次或者537次后,timeout; 我测试了20组,ping 153次后timeout出现了9次,384后出现7次,537出现 ......
觉醒 嵌入式系统
EEWORLD大学堂----Tiva4c129X系列MCU进阶培训-TivaWare软件开发包
Tiva4c129X系列MCU进阶培训-TivaWare软件开发包:https://training.eeworld.com.cn/course/197...
dongcuipin 聊聊、笑笑、闹闹
一款新的嵌入式CPU芯片的记录CC2540开发经历
本帖最后由 Jacktang 于 2019-12-4 21:08 编辑 在STM32F207芯片平台上, 利用UCOS+LWIP进行嵌入式服务器开发,工作涉及底层硬件,RTOS,协议栈,上层应用及前端网页,从产品的角度,是完整的 ......
Jacktang 无线连接
三菱编程语言的介绍(Q系列)——SFC
三菱Q系列编程语言主要有以下几种,梯形图(LAD)、指令表(LI)、顺序功能图(SFC)、结构化编程语言(ST)、功能块(FB),这五种编程语言都是符合IEC61131-3标准的编程语言,而且都可以在GX Devel ......
totopper 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1554  775  2583  977  271  25  47  18  6  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved