电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

552CM1417M000DG

产品描述Oscillator
产品类别无源元件    振荡器   
文件大小237KB,共14页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

552CM1417M000DG概述

Oscillator

552CM1417M000DG规格参数

参数名称属性值
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Si 5 5 2
R
EVISION
D
D
U A L
F
R E Q U E N C Y
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
( V C X O ) 1 0 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Ordering Information:
See page 8.
Description
The Si552 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments typically found in communication
systems. The Si552 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Pin Assignments:
See page 7.
(Top View)
V
C
1
2
3
6
5
4
V
DD
FS
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
ADC
V
C
FS
GND
Rev. 0.6 6/07
Copyright © 2007 by Silicon Laboratories
Si552
用MSP430控制ad7708的程序
void AD7708WriteRegister(char addr,long dat) { SpiWriteData(addr); //写通信寄存器,通知下个操作:写addr寄存器 if(IsLong) //如果是16位寄存器, 7718则24位若移植 ......
fish001 微控制器 MCU
哪位有搞过封装建模
想了解封装建模的知识,不知道哪位高手能提供些资料学习...
ys3663391 PCB设计
初学可编程IC,是选择FPGA还是CPLD?语言是选择VHDL还是Verilog?
初学可编程IC,是选择FPGA还是CPLD?语言是选择VHDL还是Verilog?...
c709244459 编程基础
请大神指点
最近在学习,stm32.通过网上视频,帖子等方式。以前玩过51.也是自学的。可现在stm32越看越谜。keil创建工程模板都没学会。求指导。...
wmark stm32/stm8
一个优秀的pcb设计工程师所需要具备的本领。
1.会熟练的使用cadence或mentor软件layout。2。能独档一面,从做器件到布局布线出光绘。3.有做各种pcb的设计经验, 如电脑主板,手机,数码相机等电子消费产品,GSM和3G产品的基站单元板,背板 ......
banni FPGA/CPLD
求分析电路
基级上的那个电容我很不理解 直流电源不能给基级提供偏置电流 不会会使得放大失真了? ...
nt06 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1868  476  2530  393  2537  33  2  15  42  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved