电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F0422901QZC

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484
产品类别可编程逻辑器件    可编程逻辑   
文件大小644KB,共41页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962F0422901QZC概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484

5962F0422901QZC规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码LGA
包装说明BGA,
针数484
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.92 ns
JESD-30 代码S-CBGA-B484
JESD-609代码e4
长度29 mm
等效关口数量3200000
端子数量484
最高工作温度125 °C
最低工作温度-55 °C
组织3200000 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.95 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
总剂量300k Rad(Si) V
宽度29 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT6325 RadTol Eclipse FPGA
Data Sheeet
November 2013
www.aeroflex.com/FPGA
FEATURES
0.25m, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Operational environment; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: <120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadTol SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML Q & V
INTRODUCTION
The UT6325 RadTol Eclipse Field Programmable Gate Array
Family (FPGA) offers up to 320,000 system gates including
Dual-Port RadTol SRAM modules. It is fabricated on 0.25m
five-layer metal ViaLink CMOS process and contains 1,536
logic cells and 24 dual-port SRAM modules (see Figure 1 Block
Diagram). Each SRAM module has 2,304 RAM bits, for a
maximum total of 55,300 bits. Please reference product family
features chart on page 2.
SRAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The UT6325 RadTol Eclipse FPGA is available in a 208-pin
Cerquad Flatpack, allowing access to 99 bidirectional signal I/
O, 1 dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
315,说说你买过、用过最牛的“假货”都是什么?
明天万众瞩目的315了,不知道又有哪些品牌上榜。 作为工程师的你平时都喜欢买些什么呢?你是喜欢在实体店购买还是电商上购买呢?你买过“假货”吗? 跟帖分享下你买过或不小心使用过最牛 ......
eric_wang 聊聊、笑笑、闹闹
【分享】Pulse Repetition Frequency (PRF)
Pulse Repetition Frequency (PRF)http://www.radartutorial.eu/01.basics/pic/prt_expert.pngpulse width τ transmitters pulse control pulses echo signal receiving time dead time ......
lyzhangxiang 无线连接
运放、带宽相关知识
一、单位增益带宽GB 单位增益带宽定义为:运放的闭环增益为1倍条件下,将一个恒幅正弦小信号输入到运放的输入端,从运放的输出端测得闭环电压增益下降3db(或是相当于运放输入信号的0.707 ......
Jacktang 模拟与混合信号
软件测试经典资料大推荐(三)---软件测试之魂:核心测试设计精解
软件测试经典资料大推荐(三)---软件测试之魂:核心测试设计精解 程序员之间流传着这样一句顺口溜:有人喜欢创造世界,他们做了开发者;有的人喜欢开发者,他们做了测试员。 什么是软件 ......
tiankai001 下载中心专版
高湿度100%结露环境下,哪个品牌的CO2传感器比较适用?
求大侠推荐一款CO2传感器,可以应用于高湿度环境的,需要是进口的。...
lycf 工业自动化与控制
ProFiBus现场总线在空调参数测试系统上的应用
在分析 ProFiBus现场总线的基础上,设计实现了ProFiBus现场总线在空调参数测试系统上的应用...
frozenviolet 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2754  822  1512  1284  2201  55  8  48  58  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved