电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531MA839M000DGR

产品描述LVPECL Output Clock Oscillator, 839MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

531MA839M000DGR概述

LVPECL Output Clock Oscillator, 839MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531MA839M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率839 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Wio Link开发板介绍及相关资料
Wio Link研发初衷: 听说攻城狮开发这个产品的初衷,是为了做一个应用不漏接女朋友的电话,下文有应用实例! 用官方的话说,是想用更优雅的方式去降低硬件开发的门槛! 逼格倍增! Wio Link ......
okhxyyo 聊聊、笑笑、闹闹
88秒可预置的倒计时钟C程序
88秒可预置的倒计时钟C程序:lol :lol :lol...
有时候很傻 单片机
唠个闲嗑吧
本帖最后由 wanghlady 于 2015-12-21 11:21 编辑 大家看书都是买纸质的,还是电子版的,还是KINDLE啊,哪本书对你影响比较大? 我以前都是买纸质的,后来就都是用手机读电子版的,木有kindl ......
wanghlady 聊聊、笑笑、闹闹
5V转3.3V技巧
5V转3.3V技巧...
tonytong 电源技术
wince4.2 与 wince5.0 开发步骤的疑惑
譬如在 wince4.2时, 我加个外设, 用到外部中断11 , 大概的修改步骤如下: 1. WINCE420\PLATFORM\SMDK2410\INC\Oalintr.h #define SYSINTR_MYINT (SYSINTR_FIRMWARE+22) 2.修改文 ......
freefire2008 嵌入式系统
89C52单片机学习心得
我从2018年开始,因为学校项目要求,接触了单片机,一直很努力地在学主要是因为所在的学校实在是。。。。。,看着周围的同学一个个堕落下去,我不想就这么颓废。所以想学一门技术,到现在已经学 ......
wlw5651 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1235  1668  2350  2820  2074  40  56  39  18  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved