电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74ALVCH16260PAG8

产品描述Multiplexer And Demux/Decoder, ALVC/VCX/A Series, 12-Func, 1 Line Input, 2 Line Output, True Output, CMOS, PDSO56, GREEN, TSSOP-56
产品类别逻辑    逻辑   
文件大小75KB,共7页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

IDT74ALVCH16260PAG8概述

Multiplexer And Demux/Decoder, ALVC/VCX/A Series, 12-Func, 1 Line Input, 2 Line Output, True Output, CMOS, PDSO56, GREEN, TSSOP-56

IDT74ALVCH16260PAG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明TSSOP,
针数56
Reach Compliance Codecompliant
ECCN代码EAR99
系列ALVC/VCX/A
JESD-30 代码R-PDSO-G56
JESD-609代码e3
长度14 mm
逻辑集成电路类型MULTIPLEXER AND DEMUX/DECODER
湿度敏感等级1
功能数量12
输入次数1
输出次数2
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)5.6 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74ALVCH16260
3.3V CMOS 12-BIT TO 24-BIT MULTIPLEXED D-TYPE LATCH
INDUSTRIAL TEMPERATURE RANGE
3.3V CMOS 12-BIT TO 24-BIT
MULTIPLEXED D-TYPE LATCH
WITH 3-STATE OUTPUTS
AND BUS-HOLD
FEATURES:
• 0.5 MICRON CMOS Technology
• Typical t
SK(o)
(Output Skew) < 250ps
• ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
• V
CC
= 3.3V ± 0.3V, Normal Range
• V
CC
= 2.7V to 3.6V, Extended Range
• V
CC
= 2.5V ± 0.2V
• CMOS power levels (0.4μ W typ. static)
μ
• Rail-to-Rail output swing for increased noise margin
• Available in TSSOP package
IDT74ALVCH16260
DESCRIPTION:
This 12-bit to 24-bit multiplexed D-type latch is built using advanced dual
metal CMOS technology. The ALVCH16260 is used in applications in which
two separate data paths must be multiplexed onto, or demultiplexed from, a
single data path. Typical applications include multiplexing and/or demultiplexing
address and data information in microprocessor or bus-interface applications.
This device also is useful in memory interleaving applications.
Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available
for address and/or data transfer. The output-enable (OE1B,
OE2B,
and
OEA)
inputs control the bus transceiver functions. The
OE1B
and
OE2B
control
signals also allow bank control in the A-to-B direction. Address and/or data
information can be stored using the internal storage latches. The latch-enable
(LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage.
When the latch-enable input is high, the latch is transparent. When the latch-
enable input goes low, the data present at the inputs is latched and remains
latched until the latch-enable input is returned high.
The ALVCH16260 has been designed with a ±24mA output driver. This
driver is capable of driving a moderate to heavy load while maintaining speed
performance.
The ALVCH16260 has “bus-hold” which retains the inputs’ last state
whenever the input goes to a high impedance. This prevents floating inputs
and eliminates the need for pull-up/down resistors.
DRIVE FEATURES:
• High Output Drivers: ±24mA
• Suitable for heavy loads
APPLICATIONS:
• 3.3V high speed systems
• 3.3V and lower voltage computing systems
FUNCTIONAL BLOCK DIAGRAM
OE1B
LEA1B
29
30
A-1B
LATCH
1B-A
LATCH
12
1
B
1:12
LE1B
SEL
OEA
A
1:12
2
12
28
1
12
12
12
M
U
X
1
0
12
LE2B
27
12
2B-A
LATCH
12
LEA2B
OE2B
55
56
A-2B
LATCH
12
2
B
1:12
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
© 2009 Integrated Device Technology, Inc.
JULY 2009
DSC-4737/6

IDT74ALVCH16260PAG8相似产品对比

IDT74ALVCH16260PAG8 IDT74ALVCH16260PAG
描述 Multiplexer And Demux/Decoder, ALVC/VCX/A Series, 12-Func, 1 Line Input, 2 Line Output, True Output, CMOS, PDSO56, GREEN, TSSOP-56 Multiplexer And Demux/Decoder, ALVC/VCX/A Series, 12-Func, 1 Line Input, 2 Line Output, True Output, CMOS, PDSO56, GREEN, TSSOP-56
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TSSOP TSSOP
包装说明 TSSOP, TSSOP,
针数 56 56
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
系列 ALVC/VCX/A ALVC/VCX/A
JESD-30 代码 R-PDSO-G56 R-PDSO-G56
JESD-609代码 e3 e3
长度 14 mm 14 mm
逻辑集成电路类型 MULTIPLEXER AND DEMUX/DECODER MULTIPLEXER AND DEMUX/DECODER
湿度敏感等级 1 1
功能数量 12 12
输入次数 1 1
输出次数 2 2
端子数量 56 56
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
输出特性 3-STATE 3-STATE
输出极性 TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260
传播延迟(tpd) 5.6 ns 5.6 ns
认证状态 Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.6 V 3.6 V
最小供电电压 (Vsup) 2.7 V 2.7 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 MATTE TIN Matte Tin (Sn) - annealed
端子形式 GULL WING GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 30
宽度 6.1 mm 6.1 mm
Base Number Matches 1 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1716  2587  1617  2485  2311  13  55  57  12  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved