电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

848004AGILFT

产品描述Clock Generator, 226.66MHz, PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小1MB,共13页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

848004AGILFT在线购买

供应商 器件名称 价格 最低购买 库存  
848004AGILFT - - 点击查看 点击购买

848004AGILFT概述

Clock Generator, 226.66MHz, PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24

848004AGILFT规格参数

参数名称属性值
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明TSSOP,
针数24
Reach Compliance Codecompliant
ECCN代码EAR99
JESD-30 代码R-PDSO-G24
JESD-609代码e3
长度7.8 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率226.66 MHz
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
主时钟/晶体标称频率28.33 MHz
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压3.6 V
最小供电电压2.3 V
标称供电电压3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度4.4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
PRELIMINARY
FEMTOCLOCKS™ LVCMOS/CRYSTAL-TO-
SSTL_2 FREQUENCY SYNTHESIZER
ICS848004I
Features
Four SSTL_2 differential clock output pairs
Selectable crystal oscillator interface
or LVCMOS/LVTTL single-ended clock input
Supports the following output frequencies: 212.5MHz,
187.5MHz, 159.375MHz, 156.25MHz, 106.25MHz, 53.125MHz
VCO range: 560MHz – 680MHz
RMS phase jitter @ 212.5MHz, using a 26.5625MHz crystal
(637kHz – 10MHz): 0.80ps (typical)
SSTL operating voltage supply ranges:
V
DD
/ V
DDO
3.0V – 3.6V / 3.0V to 3.6V
2.3V – 3.6V / 2.3V – 2.7V
2.3V – 3.6V / 1.7V – 1.9V
-40°C to 85°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
General Description
The ICS848004I is a 4 output SSTL_2 Synthesizer
ICS
optimized to generate Fibre Channel reference clock
HiPerClockS™
frequencies and is a member of the HiPerClocks
TM
family of high performance clock solutions from IDT.
Using a 26.5625MHz 18pF parallel resonant crystal,
the following frequencies can be generated based on the 2 fre-
quency select pins (F_SEL[1:0]): 212.5MHz, 187.5MHz,
159.375MHz, 156.25MHz, 106.25MHz and 53.125MHz. The
ICS848004I uses IDT’s 3
rd
generation low phase noise VCO
technology and can achieve 1ps or lower typical rms phase jitter,
easily meeting Fibre Channel jitter requirements. The ICS848004I
is packaged in a small 24-pin TSSOP package.
Frequency Select Function Table
Inputs
Input Frequency (MHz)
26.5625
26.5625
26.5625
26.5625
26.04166
23.4375
F_SEL1
0
0
1
1
0
0
F_SEL0
0
1
0
1
1
0
M Div. Value
24
24
24
24
24
24
N Div. Value
3
4
6
12
4
3
M/N Div. Value
8
6
4
2
6
8
Output Frequency (MHz)
212.5
159.375
106.25
53.125
156.25
187.5
Block Diagram
F_SEL[1:0]
Pulldown
nPLL_SEL
Pulldown
F_SEL[1:0]
0 0 ÷3
0 1 ÷4
1 0 ÷6
1 1 ÷12
2
Q0
1
nQ0
Q1
nQ1
Pin Assignment
nQ1
Q1
V
DDO
Q0
nQ0
MR
nPLL_SEL
nc
V
DDA
F_SEL0
V
DD
F_SEL1
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
nQ2
Q2
V
DDO
Q3
nQ3
GND
nc
nXTAL_SEL
TEST_CLK
GND
XTAL_IN
XTAL_OUT
TEST_CLK
Pulldown
26.5625MHz
1
XTAL_IN
OSC
XTAL_OUT
nXTAL_SEL
Pulldown
0
Phase
Detector
VCO
637.5MHz
(w/26.5625MHz
Reference)
0
Q2
nQ2
ICS848004I
24-Lead TSSOP
4.4mm x 7.8mm x 0.925mm
package body
G Package
Top View
M = 24 (fixed)
Q3
nQ3
MR
Pulldown
The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification.
Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.
IDT™ / ICS™
SSTL_2 FREQUENCY SYNTHESIZER
1
ICS848004AGI REV. B MAY 8, 2008

848004AGILFT相似产品对比

848004AGILFT 848004AGILF
描述 Clock Generator, 226.66MHz, PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24 Clock Generator, 226.66MHz, PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
是否Rohs认证 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 TSSOP TSSOP
包装说明 TSSOP, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
针数 24 24
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
JESD-30 代码 R-PDSO-G24 R-PDSO-G24
JESD-609代码 e3 e3
长度 7.8 mm 7.8 mm
端子数量 24 24
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
最大输出时钟频率 226.66 MHz 226.66 MHz
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260
主时钟/晶体标称频率 28.33 MHz 28.33 MHz
认证状态 Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm
最大供电电压 3.6 V 3.6 V
最小供电电压 2.3 V 2.3 V
标称供电电压 3 V 3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) Matte Tin (Sn)
端子形式 GULL WING GULL WING
端子节距 0.65 mm 0.65 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 30
宽度 4.4 mm 4.4 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2647  2546  2041  1023  1720  17  55  39  6  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved