电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT7285L20PA8

产品描述FIFO, 8KX9, 20ns, Asynchronous, CMOS, PDSO56, TSSOP-56
产品类别存储    存储   
文件大小200KB,共12页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT7285L20PA8概述

FIFO, 8KX9, 20ns, Asynchronous, CMOS, PDSO56, TSSOP-56

IDT7285L20PA8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明TSSOP-56
针数56
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间20 ns
最大时钟频率 (fCLK)33 MHz
周期时间30 ns
JESD-30 代码R-PDSO-G56
JESD-609代码e0
长度14 mm
内存密度73728 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量2
端子数量56
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX9
可输出NO
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP56,.3,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度1.1 mm
最大压摆率0.15 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间20
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS DUAL ASYNCHRONOUS FIFO
DUAL 256 x 9, DUAL 512 x 9,
DUAL 1,024 x 9, DUAL 2,048 x 9,
DUAL 4,096 x 9, DUAL 8,192 x 9
IDT7280
IDT7281
IDT7282
IDT7283
IDT7284
IDT7285
FEATURES:
DESCRIPTION:
The IDT7280/7281/7282/7283/7284/7285 are dual-FIFO memories that
load and empty data on a first-in/first-out basis. These devices are functional
and compatible to two IDT7200/7201/7202/7203/7204/7205 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins. The devices use Full and Empty flags to prevent data overflow and
underflow and expansion logic to allow for unlimited expansion capability in both
word size and depth.
The reads and writes are internally sequential through the use of ring pointers,
with no address information required to load and unload data. Data is toggled
in and out of the devices through the use of the Write (W) and Read (R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using IDT’s high-speed CMOS technology.
They are designed for those applications requiring asynchronous and simul-
taneous read/writes in multiprocessing and rate buffer applications.
The IDT7280 is equivalent to two IDT7200 256 x 9 FIFOs
The IDT7281 is equivalent to two IDT7201 512 x 9 FIFOs
The IDT7282 is equivalent to two IDT7202 1,024 x 9 FIFOs
The IDT7283 is equivalent to two IDT7203 2,048 x 9 FIFOs
The IDT7284 is equivalent to two IDT7204 4,096 x 9 FIFOs
The IDT7285 is equivalent to two IDT7205 8,192 x 9 FIFOs
Low power consumption
— Active: 685 mW (max.)
— Power-down: 83 mW (max.)
Ultra high speed—12 ns access time
Asynchronous and simultaneous read and write
Offers optimal combination of data capacity, small foot print
and functional flexibility
Ideal for bi-directional, width expansion, depth expansion,
bus-matching, and data sorting applications
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CMOS technology
Space-saving TSSOP
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(DA
0
-DA
8
)
WRITE
CONTROL
WRITE
POINTER
THREE-
STATE
BUFFERS
RAM
ARRAY A
256 x 9
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
RSA
WB
WRITE
CONTROL
WRITE
POINTER
DATA INPUTS
(DB
0
-DB
8
)
RAM
ARRAY B
256 x 9
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
THREE-
STATE
BUFFERS
RSB
WA
READ
POINTER
READ
POINTER
RA
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
XIA
XOA/HFA
FFA
EFA
DATA
OUTPUTS
(QA
0
-QA
8
)
FLA/RTA
RB
XIB
XOB/HFB
FFB
EFB
DATA
OUTPUTS
(QB
0
-QB
8
)
FLB/RTB
3208 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2001
Integrated Device Technology, Inc.
JULY 2001
DSC-3208/4
共享最近弄的VS1003+SD模块=mp3播放资料
这是在弄对SD卡进行数据读取是找到的资料,在振南论坛上下的,调试的了,晶振用最好用32M的,12M的晶振听大一点的歌曲非常不爽。如果对SD卡读取不了数据的话,可以试试把内存卡选择FAT32 512BI ......
dj狂人 51单片机
MSP430 具有引脚功复用功能,是否可以分时段实现中断功能和普通I/O功能
我们知道现在很多单片机部分引脚都具有第二功能,即单片机的管脚功能复用。现在有些单片机管脚不单有第二功能,甚至有些还有第三功能,但这些管脚在真正工作时只能具备其中的一种功能,而且是通 ......
yj3652 微控制器 MCU
关于ucosii下的数据接收
在ucosii下面,我用UARTCharGet函数,可是都无法接收数据,但是用UARTCharPut却可以发送数据,请问这是为什么啊 ?...
awfiiqnqtd 微控制器 MCU
lowlevel_init.S的system_clock_init函数放到C语言下面实现——更好处理
在uboot原来的代码里,有系统时钟的初始化函数,在board/samsung/smdkv210/lowlevel_init.S的system_clock_init函数,我大概看了一下,寄存器不一样,而且是汇编写的,所以我就改成用c语言来实 ......
Wince.Android 嵌入式系统
用过AT24C02的高手请指教!
#include <STM8S105C_S.h> #define uchar unsigned char #define uint unsigned int #define data_out PB_DDR|=0X04; #define data_in PB_DDR&=~0X04; #define scl_H PB_ODR|=0 ......
肖勇 stm32/stm8
运放构成的信号累加电路输入的三种分析法
118391 118392 两种加法电路与对应的描述方程。 先对第一种分析,图示第一种比较简单,我们知道运放的Vin-=Vin+。所以第一个电路图上三个电阻的公共节点电势Vin-=0. (V1/R1)+(V2/R2)=(0-Vou ......
gaoyang9992006 ADI 工业技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1347  861  172  949  681  12  58  8  35  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved