电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V215L15PFGI8

产品描述FIFO, 512X18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64
产品类别存储    存储   
文件大小215KB,共25页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72V215L15PFGI8概述

FIFO, 512X18, 10ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64

IDT72V215L15PFGI8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度14 mm
内存密度9216 bit
内存宽度18
湿度敏感等级3
功能数量1
端子数量64
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512X18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72V205, IDT72V215,
IDT72V225, IDT72V235,
IDT72V245
FEATURES:
DESCRIPTION:
The IDT72V205/72V215/72V225/72V235/72V245 are functionally com-
patible versions of the IDT72205LB/72215LB/72225LB/72235LB/72245LB,
designed to run off a 3.3V supply for exceptionally low power consumption.
These devices are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs are applicable
for a wide variety of data buffering needs, such as optical disk controllers, Local
Area Networks (LANs), and interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The Read Clock(RCLK) can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual-clock operation.
An Output Enable pin (OE) is provided on the read port for three-state control
of the output.
The synchronous FIFOs have two fixed flags, Empty Flag/Output Ready
(EF/OR) and Full Flag/Input Ready (FF/IR), and two programmable flags,
Almost-Empty (PAE) and Almost-Full (PAF). The offset loading of the program-
256 x 18-bit organization array (IDT72V205)
512 x 18-bit organization array (IDT72V215)
1,024 x 18-bit organization array (IDT72V225)
2,048 x 18-bit organization array (IDT72V235)
4,096 x 18-bit organization array (IDT72V245)
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedanc state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF/(WXO)
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
WRITE POINTER
FL
WXI
(HF)/WXO
RXI
RXO
RS
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
4294 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2002
DSC-4294/3
史上最牛的迟到
47409来自EEWORLD合作群:arm linux fpga 嵌入0(49900581) 群主:wangkj...
秋水-剑圣 聊聊、笑笑、闹闹
AD芯片工作在连续通道采样模式,4路中有一路不对。。。
芯片是ADS7950,manual模式单个手动都是对的 但是连续模式下就通道1数据不对,其它3个通道都是对的,通道1的错误就是隔几个数据就不对了。。。。。。。。{:1_101:} 谁有类似经验指点一下可以 ......
574950880 FPGA/CPLD
哪位大侠 知道这个板 容易上手吗
刚学嵌入式 有人转让 不知可否买下 望大侠们指导 网站 http://www.logicpd.com/products/development-kits/texas-instruments-zoom%E2%84%A2-omap35x-development-kit 350米 http://focu ......
yan2513 淘e淘
【MAX32630FTHR】--基于MAX32630的人体体态测系统
名称: 基于MAX32630的人体体态测系统 功能简介:本系统通过多轴传感器检测人体的各种姿态,主要检测正常的直立和躺卧(相对佩戴姿势),以及各种姿态的时间变化去判断是跌倒还是正常的起卧, ......
df_flying DIY/开源硬件专区
恳请大家的帮助
鸡舍温度控制器的设计 系统功能: 通过控温/测温转换开关设置其功能。开关扳在温控位时,用一按钮设置被控温度值(每按一次设定值为+1),并送LED显示器显示,用设定值作为表中数的序号查表,取出与 ......
wy11104215 嵌入式系统
全国电子竞赛他出来了
本帖最后由 paulhyde 于 2014-9-15 09:18 编辑 看看你们自己手上的题目吧 ...
fatty 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1661  872  1963  285  2281  33  38  49  59  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved