电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V293L10PFI8

产品描述TQFP-80, Reel
产品类别存储    存储   
文件大小446KB,共46页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72V293L10PFI8在线购买

供应商 器件名称 价格 最低购买 库存  
72V293L10PFI8 - - 点击查看 点击购买

72V293L10PFI8概述

TQFP-80, Reel

72V293L10PFI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明LQFP, QFP80,.64SQ
针数80
制造商包装代码PN80
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间6.5 ns
其他特性IT CAN ALSO BE CONFIGURED AS 128K X 9; RETRANSMIT; ASYNCHRONOUS MODE IS ALSO POSSIBLE
备用内存宽度9
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码S-PQFP-G80
JESD-609代码e0
长度14 mm
内存密度1179648 bit
内存集成电路类型OTHER FIFO
内存宽度18
湿度敏感等级3
功能数量1
端子数量80
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX18
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP80,.64SQ
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.015 A
最大压摆率0.035 mA
最大供电电压 (Vsup)3.45 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT HIGH-DENSITY SUPERSYNC II™ NARROW BUS FIFO
512 x 18/1,024 x 9, 1,024 x 18/2,048 x 9
IDT72V223, IDT72V233
IDT72V243, IDT72V253
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9
IDT72V263, IDT72V273
8,192 x 18/16,384 x 9, 16,384 x 18/32,768 x 9
IDT72V283, IDT72V293
32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
Choose among the following memory organizations:
IDT72V223
512 x 18/1,024 x 9
IDT72V233
1,024 x 18/2,048 x 9
IDT72V243
2,048 x 18/4,096 x 9
IDT72V253
4,096 x 18/8,192 x 9
IDT72V263
8,192 x 18/16,384 x 9
IDT72V273
16,384 x 18/32,768 x 9
IDT72V283
32,768 x 18/65,536 x 9
IDT72V293
65,536 x 18/131,072 x 9
Functionally compatible with the IDT72V255LA/72V265LA and
IDT72V275/72V285 SuperSync FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (BGA Only)
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Pin to Pin compatible to the higher density of IDT72V2103/72V2113
Big-Endian/Little-Endian user selectable byte representation
5V tolerant inputs
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (BGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 80-pin Thin Quad Flat Pack (TQFP) or a 100-pin Ball
Grid Array (BGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the
BGA package only.
D
0
-D
n
(x9 or x18)
WEN
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
512 x 18 or 1,024 x 9
1,024 x 18 or 2,048 x 9
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
FLAG
LOGIC
READ POINTER
BE
IP
IW
OW
MRS
PRS
TCK
*
TRST
*
TMS
**
TDI
*
TDO
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x9 or x18)
REN
*
4666 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MARCH 2018
DSC-4666/18
关于uCOS-ii的一些其他问题,求解释啊
第一个问题: /* ********************************************************************************************************* * uC/OS-II CONF ......
lxgree2013 实时操作系统RTOS
大家一起来赚积分啊。。。。。。
大家一起来赚积分啊。。。。。。...
wcj 工作这点儿事
pxa 2360-2大家帮忙。
最近在看这个: -----i2c源代码情景分析(Beta2)---------- 但是上面提到的-----本文档中的源代码以i2c-2.9.1包及www.arm.linux.org.uk上下载的pxa的i2c适配器的补丁2360-2为准 ----------23 ......
caobinec 嵌入式系统
谁有可以运行的stm32F7或H7 fmc接口lcd驱动,最近被折腾惨了
以前弄过f4 fmc驱动lcd,想着挪到h7上还不是分分钟的事情,那想到搞了好几天死活看不到信号,用的hal库ll库dou不行。 所以想找一份调试可行的我比较一下看看问题出在哪里。 fmc 接口驱动t ......
huo_hu stm32/stm8
ADC芯片输出数据怎么处理都不正确,求助
本帖最后由 shijizai 于 2021-3-18 10:45 编辑 ADC芯片使用的是TI的ADS7054(输入是差分输入,输出是单端输出),我要测量的信号是差分信号,V+ - V- 的范围是+2.1~-2.1,但是ADS转换后输出 ......
shijizai 模拟与混合信号
MSP430的PWM输出脉冲上下不对称是什么问题啊?新手求指导,谢谢。
MSP430的PWM输出脉冲上下不对称是什么问题啊?新手求指导,谢谢。...
史雨雨 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 366  133  266  1382  621  9  50  47  38  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved