电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531NB73M0000DG

产品描述LVDS Output Clock Oscillator, 73MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

531NB73M0000DG概述

LVDS Output Clock Oscillator, 73MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NB73M0000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率73 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
CPO Sales Specialist【帮同事的朋友发一下】
JOB DESCRIPTION:CPO Sales Specialist Location · Penang office· Reporting to Sales Director, Microlease Sdn Bhd Candidate Profile · The ideal candidate will be self-m ......
nmg 求职招聘
气球照相机
457094571045711一个好的摄影师不仅可以捕捉到美丽事物的精彩一面,还会通过新颖的角度,发掘常见景物不为人知的另一面。设计师Matthew Clark的这款造型简洁、颜色亮丽的照相机可以借助随身氦气 ......
xyh_521 创意市集
PIC18F97J60单片机以太网调试程
我现在正在调试PIC18F97J60单片机的板子,请问PIC18F97J60单片机以太网调试程序怎么编写?...
仰望天空小 Microchip MCU
电机和电机控制的简介:无刷直流电机(3)
http://player.youku.com/player.php/sid/XMzI4MzkxMTg4/v.swf...
德州仪器 模拟与混合信号
PCB行业设计工程师分类依据,看你是第几等
工作岗位:入门级PCB工程师   能力要求: 1、能制作简音的封装,如DIP10等到; 2、掌握至少一种PCB设计软件的基本操作,并能制订简单的布线线宽和间距等规则; 3、能对具有100个元件和 ......
FPGA小牛 PCB设计
调查一下,有多少人愿意选择装配这智能家居报警器?
前几天家里进了小偷,损失级1W现金,破坏防盗窗后翻入的~~~ 公安刑侦也来了,估计没戏~~~ 感觉现在的家,总有点不安全,想搞个防盗系统。 搞个智能高压电网之类的显然不可能,小偷挂了 ......
xuyiyi 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 818  2269  1997  1649  2079  21  26  22  33  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved