电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71P74604S200BQ8

产品描述CABGA-165, Reel
产品类别存储    存储   
文件大小271KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

71P74604S200BQ8概述

CABGA-165, Reel

71P74604S200BQ8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码CABGA
包装说明13 X 15 MM, 1 MM PITCH, FBGA-165
针数165
制造商包装代码BQ165
Reach Compliance Codenot_compliant
ECCN代码3A991
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)200 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度18874368 bit
内存集成电路类型QDR SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.2 mm
最大待机电流0.335 A
最小待机电流1.7 V
最大压摆率0.95 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
18Mb Pipelined
QDR™II SRAM
Burst of 4
Features
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
- Supports concurrent transactions
Dual Echo Clock Output
4-Word Burst on all SRAM accesses
Multiplexed Address Bus One Read or One Write request per
clock cycle
DDR (Double Data Rate) Data Bus
- Four word burst data per two clock cycles on each port
- Four word transfers per clock cycle
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals from
1.4V to 1.9V.
Scalable output drivers
- Can drive HSTL, 1.8V TTL or any voltage level from 1.4V
to 1.9V.
- Output Impedance adjustable from 35Ω to 70Ω
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
IDT71P74804
IDT71P74604
Description
The IDT QDRII
TM
Burst of four SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with four data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single SDR address bus with read addresses
and write addresses multiplexed. The read and write addresses inter-
leave with each occurring a maximum of every other cycle. In the event
that no operation takes place on a cycle, the subsequest cycle may
begin with either a read or write. During write operations, the writing of
individual bytes may be blocked through the use of byte write control
signals.
Functional Block Diagram
D
(Note1)
DATA
REG
WRITE DRIVER
OUTPUT SELECT
SENSE AMPS
(Note 4)
OUTPUT REG
SA
(Note 4)
OUTPUT SELECT
(Note2)
WRITE/READ DECODE
ADD
(Note2)
REG
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
CQ
CQ
Notes
1) Represents
2) Represents
3) Represents
4) Represents
6111 drw16
18 data signal lines for x18 and 36 signal lines for x36.
18 address signal lines for x18 and 17 address signal lines for x36.
2 signal lines for x18 and 4 signal lines for x36.
36 signal lines for x18 and 72 signal lines for x36.
SEPTEMBER 2008
1
©2008 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
DSC-6111/02

71P74604S200BQ8相似产品对比

71P74604S200BQ8 71P74604S167BQ8 71P74804S200BQG 71P74804S200BQG8
描述 CABGA-165, Reel CABGA-165, Reel CABGA-165, Tray CABGA-165, Reel
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 含铅 含铅 不含铅 不含铅
是否Rohs认证 不符合 不符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 CABGA CABGA CABGA CABGA
包装说明 13 X 15 MM, 1 MM PITCH, FBGA-165 13 X 15 MM, 1 MM PITCH, FBGA-165 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165 13 X 15 MM, 1 MM PITCH, GREEN, FBGA-165
针数 165 165 165 165
制造商包装代码 BQ165 BQ165 BQG165 BQG165
Reach Compliance Code not_compliant not_compliant unknown unknown
ECCN代码 3A991 3A991 3A991 3A991
最长访问时间 0.45 ns 0.5 ns 0.45 ns 0.45 ns
其他特性 PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE PIPELINED ARCHITECTURE
最大时钟频率 (fCLK) 200 MHz 167 MHz 200 MHz 200 MHz
I/O 类型 SEPARATE SEPARATE SEPARATE SEPARATE
JESD-30 代码 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165 R-PBGA-B165
JESD-609代码 e0 e0 e1 e1
长度 15 mm 15 mm 15 mm 15 mm
内存密度 18874368 bit 18874368 bit 18874368 bit 18874368 bit
内存集成电路类型 QDR SRAM QDR SRAM QDR SRAM QDR SRAM
内存宽度 36 36 18 18
湿度敏感等级 3 3 3 3
功能数量 1 1 1 1
端子数量 165 165 165 165
字数 524288 words 524288 words 1048576 words 1048576 words
字数代码 512000 512000 1000000 1000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C
组织 512KX36 512KX36 1MX18 1MX18
输出特性 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TBGA TBGA TBGA TBGA
封装等效代码 BGA165,11X15,40 BGA165,11X15,40 BGA165,11X15,40 BGA165,11X15,40
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE GRID ARRAY, THIN PROFILE
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 225 225 260 260
电源 1.5/1.8,1.8 V 1.5/1.8,1.8 V 1.5/1.8,1.8 V 1.5/1.8,1.8 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm
最大待机电流 0.335 A 0.3 A 0.335 A 0.335 A
最小待机电流 1.7 V 1.7 V 1.7 V 1.7 V
最大压摆率 0.95 mA 0.85 mA 0.75 mA 0.75 mA
最大供电电压 (Vsup) 1.9 V 1.9 V 1.9 V 1.9 V
最小供电电压 (Vsup) 1.7 V 1.7 V 1.7 V 1.7 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 TIN LEAD TIN LEAD Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu)
端子形式 BALL BALL BALL BALL
端子节距 1 mm 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 13 mm 13 mm 13 mm 13 mm
Base Number Matches 1 1 1 1
【求助】怎样用C精确计算时延呀, 多谢了
怎样用C精确计算时延呀, 多谢了...
happybean 微控制器 MCU
请教:ucos执行中断程序时的任务现场保护问题!
我用的是uc/os-v2.52...中断机制如下: Void ISP_Function( void ) { 保存全部的CPU寄存器; 调用OSIntEnter()或OSIntNesting++; If(OSIntNesting == 1 ) { OSTCBCur->OSTCBStkPtr= S ......
plabgh 实时操作系统RTOS
STM32CubeMX新建IKS01A3工程
本帖最后由 lb8820265 于 2019-7-28 20:41 编辑 以前都是先体验例程,这次来点不一样的,使用CubeMX新建例程。主要还是官网的MEMS1例程库网页崩溃导致我到处寻找解决办法。这里要感谢@little ......
lb8820265 MEMS传感器
晒WEBENCH设计的过程+基于STM32的信号检测及指令控制器——电源设计
基于stm32,一路接收PWM信号(RC接收机),两路PWM输出信号(用于舵机控制)。 首先TI的打开网页: 166562 感觉首页上的图片很漂亮。 然后开始在线设计: 电源基本12V,基本不会低于 ......
一个小白 模拟与混合信号
ARM2410基于UCOS的录音和放音源代码
12598好久没有给大家发好东西了,最近太忙了,呵呵!...
daicheng 实时操作系统RTOS
关于创建拨号网络的问题
我用 RasSetEntryProperties函数建立拨号连接时,可以建立拨号连接,但还有两个问题没有办法解决,会的请帮帮忙。 问题1 创建的拨号连接,当要拨号时,总是在拨号的号码前加上国家代号与地区代 ......
ge11232002 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 910  639  132  1297  1645  48  35  46  45  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved