电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V221L10PFG8

产品描述TQFP-32, Reel
产品类别存储    存储   
文件大小314KB,共15页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V221L10PFG8在线购买

供应商 器件名称 价格 最低购买 库存  
72V221L10PFG8 - - 点击查看 点击购买

72V221L10PFG8概述

TQFP-32, Reel

72V221L10PFG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明LQFP, QFP32,.35SQ,32
针数32
制造商包装代码PRG32
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys DescriptionTQFP 7MM X 7MM X 1.4MM
最长访问时间6.5 ns
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度7 mm
内存密度9216 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量32
字数1024 words
字数代码1000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP32,.35SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大压摆率0.02 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm
Base Number Matches1

文档预览

下载PDF文档
FEATURES:
3.3 VOLT CMOS SyncFIFO™
IDT72V201, IDT72V211
256 x 9, 512 x 9,
IDT72V221, IDT72V231
1,024 x 9, 2,048 x 9,
IDT72V241, IDT72V251
4,096 x 9 and 8,192 x 9
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
°
Industrial temperature range (–40°C to +85°C) is available
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2018
DSC-4092/7
买STC的芯片除了淘宝还能上哪?
这几天想买STC15L系列的8脚单片机。 淘宝上找来找去就那么几家。 现在碰巧春节期间,停运了,也没啥办法。 不过,就是忽然想问,买芯片,除了淘宝,一般你们还上哪买的都? 看PDF的时候 ......
辛昕 淘e淘
好好准备,,别想着泄题~
本帖最后由 paulhyde 于 2014-9-15 08:57 编辑 70937 ...
peak0804 电子竞赛
【TI首届低功耗设计大赛】+ 初识MSP430FR5969的时钟模块
本帖最后由 azhiking 于 2015-1-5 22:41 编辑 MSP430FR5969提供了两个RTC外设,RTC_B和RTC_C。他们之间是有一些差异的: 184841 The real-time clock RTC_B module provides clock count ......
azhiking 微控制器 MCU
FPGA数字电路设计经验
FPGA数字电路设计经验...
lin65505578 FPGA/CPLD
请问香版,关于FSMC的问题
请问香版,我需要使用STM32F103VD与SJA1000连接,本来SJA1000是与51直接连接的(AD,RD,WR,CS,ALE这几个脚),现在使用100脚的STM32与SJA1000连,使用数据/地址复用,AD,RD,WR可以直接与STM32直接 ......
amw196209 stm32/stm8
走在科技顶端 OCZ脑电波控制器评测 转自PCHOME
随着科技的进步与发展,众多厂家都会推出一些独特的产品来吸引消费者。IT业中的OCZ近日推出了一款名为Nia脑电波控制器这是近几年在外设领域中最独特的产品,可以说这款用脑电波来控制鼠标的产品 ......
crazyk 创意市集

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 634  53  1089  1493  2455  13  2  22  31  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved